## ISLAMIC UNIVERSITY OF TECHNOLOGY (IUT) ORGANISATION OF ISLAMIC COOPERATION (OIC)

# DEPARTMENT OF ELECTRICAL & ELECTRONIC ENGINEERING

Semester Final Examination Course No.: EEE 4203 Course Title: Electronics I

10

Summer Semester, A.Y. 2017-2018 Time: 3 Hours Full Marks: 150

There are 8(Eight) questions. Answer any 6 (Six) questions. Programmable calculators are not allowed. Figures in the margin indicate marks of the part questions. Do not write on this question paper. Assume reasonable value for any missing data.

I(a) Find Vo and I for the circuit shown in the Fig. 1(a). v1 is a 1 kHz, 10 V peak sine wave, [09] sketch the wave form resulting at vo. What are its positive and negative peak values? Diodes are ideal.



Fig. 1(a)

- (b) For the circuit of Fig. 1(b), a string of three diodes are used to provide a constant voltage [10] of about 2.1 V. Calculate percentage of change in this regulated voltage caused by
  - ±10% change in power-supply
  - connection of  $R_L$ = 500  $\Omega$  load resistance. Assume n = 2, (ii)



Fig. 1(b)

- (c) Draw the circuit diagram of an AND gate using ideal diodes and describe how AND logic operation is performed in the circuit.
- 2.(a) Find the output wave-shapes for the following (Fig. 2(a)) clippers (diodes are ideal):
  (ii)





Fig. 2(a)

(b) Find the output wave-shapes for the following clampers (diodes are ideal) in Fig. 2(b): [13]









Fig. 2(b)

- 3.(a) Using the fact that a silicon diode has I<sub>S</sub> = 10<sup>-14</sup> A at 25 °C and I<sub>S</sub> increases by 15% per [5] °C rise in temperature, find the value of I<sub>S</sub> at 125 °C.
  - (b) Using the diode equation in forward biasing region, find the expression of small signal resistance of a diode. What is the significance of this reisitance if the diode is used as a voltage regulator?
  - (c) Determine the range of R<sub>L</sub> and I<sub>L</sub> that will result in load voltage being maintained at 10 [10] V (assume r<sub>Z</sub> = 0) for the following circuit shown the Fig. 3 (c)



Fig. 3(c)

- 4.(a) Explain why a BJT is known as bipolar device. Define β and α of a BJT and establish the relation between them. If the value of α in a BJT is close to unity, what should be the value of the base current?
- (b) Calculate the value of R<sub>1</sub> and R<sub>C</sub> for the circuit in Fig. 4(b). The collector current [8] I<sub>C</sub> = 1 mA and the collector to emitter voltage V<sub>CE</sub> = 6 V. Neglect the base current.



- (c) For the circuit in the Fig. 4(c), it is required to determine the value of the voltage V<sub>BB</sub> [9] that results in the transistor operating
  - (i) in the active mode with  $V_{CE} = 5 \text{ V}$ ,
  - (ii) at the edge of saturation,
  - (iii) deep in saturation with  $\beta_{forcod}$ = 10. For simplicity, assume that  $V_{BE}$  remains constant at 0.7 V. The transistor  $\beta$  is specified to be 50.



5.(a) The transistor in the circuit in Fig. 5(a) is specified to have β in the range of 50 to 150. Find the value of R<sub>B</sub> that results in saturation with an ODF at least 10.



[08]

Fig. 5(a)

b) For the circuit in Fig. 5(b) determine whether the BJT is in active or saturation mode. [12] Then determine V<sub>E</sub>, V<sub>C</sub>, V<sub>B</sub>, I<sub>E</sub>, I<sub>C</sub> and I<sub>B</sub>.



Fig. 5(b)

- c) What is the sigficance of Q point in a BJT amplifier? Does its location affect the [05] performance of the amplifier?
- 6.(a) Draw a common emitter amplifier circuit. Draw its small signal equivalent circuit and [15] find the expressions of (i) R<sub>in</sub> (ii) A<sub>v</sub> (iii) G<sub>v</sub> (iv) A<sub>is</sub> and (v) R<sub>O</sub>.
  - (b) For the above amplifier of Q. 6(a),  $R_B = 100 \text{ k}\Omega$ ,  $R_C = 8 \text{ k}\Omega$ ,  $R_L = 5 \text{ k}\Omega$ ,  $g_m = 40 \text{ mA/v}$ , [10]  $r_n = 2.5 \text{ k}\Omega$ ,  $r_o = 100 \text{ k}\Omega$ ,  $r_o = 25 \Omega$ . If  $R_{sig} = 5 \text{ k}\Omega$  and the sine-wave  $v_\pi$  is limited to 5 mV peak, what is the maximum allowed peak of  $v_{sig}$  and the corresponding peak amplitude of  $v_o$ .
- 7.(a) Describe the differences between BJTs and FETs. Why JFETs are widely used in digital [05]
- (b) Describe the operation principle of a depletion type n-channel JFETs with proper diagrams including semiconductor structure and output characteristics. How can a JFET be used as a variable resistor?
- Given I<sub>DSS</sub> = 6 mA and V<sub>P</sub> = -4.5 V; Using Shockley's equation draw the transfer [10] (c) characteristics of a deletion type n-channel MOSFET. If V<sub>GS</sub> is positive which region it will operate? What precaution has to be taken to have a positive gate to source voltage?

- 8.(a) A depletion n-channel MOSFET amplifier has been biased with a configuration of a voltage divider configuration. Draw the circuit diagram for this arrangement. In the voltage divider branch set R<sub>1</sub>= 110 MΩ, R<sub>2</sub>=10 MΩ. The drain resistance, R<sub>D</sub>=1.8 kΩ and source resistance R<sub>S</sub> = 750 Ω. If I<sub>DSS</sub> = 6 mA and V<sub>P</sub>= -3 V, determine I<sub>DQ</sub>, V<sub>GSQ</sub> and V<sub>DS</sub>.
- (b) The fixed bias configuration of a JFET has an operating point defined by V<sub>GSQ</sub> = -2 V [13] and I<sub>DQ</sub> = 5.625 mA, with I<sub>DSS</sub> = 10 mA and V<sub>F</sub> = -8 V. The network is shown in Fig. 8(b) with an applied signal V<sub>i</sub>. The value of y<sub>ot</sub> is provided as 40 μS.
  - (i) Determine gm.
  - (ii) Find rd.
  - (iii)Determine Z<sub>i</sub>.
  - (iv)Calculate Zo.
  - (v) Determine the voltage gain Av.
  - (vi)Determine Av ignoring the effects of ra



B.Sc. Engg. (EE), 2<sup>rd</sup> Sem.

Date: October 28, 2019 (Morning)

### ISLAMIC UNIVERSITY OF TECHNOLOGY (IUT) ORGANISATION OF ISLAMIC COOPERATION (OIC)

## DEPARTMENT OF ELECTRICAL AND ELECTRONIC ENGINEERING

Semester Final Examination Course No.: EEE 4203 Course Title: Electronics I

Summer Semester, A.Y. 2018-2019 Time: 3 hours

Full Marks: 150

There are 8 (eight) questions. Answer any 6 (six) questions. All questions carry equal marks. Marks in the margin indicate full marks. Programmable calculators are not allowed. Do not write on this question paper. Symbols preserve their usual meaning. 

The input voltage Vi in Fig. 1(a) is a 1 kHz, 20 V peak to peak sine wave. Sketch the resulting 7 output waveform at Vo as indicated.



- b) For the above circuit in Fig. 1(b), a string of three diodes are used to provide a constant voltage of 8 about 2.1 volt. Calculate percentage of change in this regulated voltage caused by
  - (i) ±10% change in power supply.

4

- (ii) Connection of load resistance, R<sub>L</sub>. Assume, n = 2.
- Determine the range of values of R<sub>L</sub> and I<sub>L</sub> for the figure shown in Fig. 1(c).



2. a) Find the output waveshape for the clipper shown in Fig. 2(a). Assume, all diodes are ideal

10

Find the output voltage waveshapes for the following clampers (with Si diodes) shown in Fig. 2(b).



- a) What is an Early effect of a BJT? Derive the expression of output resistance considering the Early
  effect.
  - b) For the circuit in Fig. 3(b), determine the value of the voltage V<sub>BB</sub> that results in the transistor operating (i) in the active mode with V<sub>CE</sub> = 5 V, (ii) at the edge of saturation and (iii) deep in saturation with β<sub>forced</sub> = 10. Assume, V<sub>BE</sub> = 0.7 V and β = 50.



- c) For the circuit shown in Fig. 3(c), calculate the base current, collector current and the collector voltage where V<sub>CC</sub> = +5 V, V<sub>i</sub> = +5 V, R<sub>B</sub> = R<sub>C</sub> = 1 kΩ and β = 100. If he transistor is saturated, find β<sub>forced</sub>. What value should R<sub>B</sub> be raised to bring the transistor to the edge of saturation?
- a) For the network of Fig. 4(a), Find I<sub>C</sub>, I<sub>B</sub>, I<sub>E</sub>, V<sub>C</sub> and V<sub>E</sub>





- b) Analyze the circuit of Fig. 4(b) and find all the node voltages and branch currents. The minimum 15 value of β is specified to be 30.
- a) For the circuit of Fig. 5(a), determine the voltages at all nodes and currents through all branches.
   Assume, β = 100.



- b) Evaluate the voltages at all nodes and the currents through all branches in the circuit of Fig. 5(b). 13 Assume, β = 100.
- a) Derive the expression of g<sub>m</sub>, r<sub>e</sub> and r<sub>e</sub> for the small signal model of a BJT.
  - b) Analyze the transistor amplifier shown in Fig. 6(b) to determine its voltage gain v<sub>0</sub>/v<sub>i</sub> Assume, 8 β = 100 and neglect the early effect.



- c) A CE amplifier utilizes a BJT with β = 100 is biased at I<sub>C</sub> = 1 mA and has a collector resistance R<sub>C</sub> = 5 kΩ. Find R<sub>00</sub>, R<sub>0</sub> and A<sub>v0</sub>. If amplifier is fed with a signal source having a resistance of 5 kΩ and load resistance R<sub>L</sub> = 5 kΩ is connected to the output terminal, find the resulting A<sub>v</sub> and G<sub>v</sub>.
- a) What is the basic difference between JFET and BJT? Write down the advantages and disadvantages 5
  of JFET.

b) Determine (i)  $V_{GB_0}$  (ii)  $I_{D_0}$  (iii)  $V_{DS}$  (iv)  $V_S$  (iv)  $V_G$  (v)  $V_D$  for the circuit shown in Fig. 7(b).

10

10



- c) Determine (i) I<sub>D<sub>0</sub></sub> and V<sub>DS<sub>0</sub></sub> (ii) V<sub>D</sub> (iii) V<sub>S</sub> (iv) V<sub>DS</sub> (v) V<sub>DG</sub> for the network of Fig. 7(c).
- 8. a) What is the difference between depletion type MOSFET and enhancement type MOSFET with respect to transfer characteristics?
  - Determine I<sub>Dg</sub> and V<sub>DSg</sub> for the enhancement type MOSFET shown in Fig. 8(b).



- c) For the network of Fig. 8(c)  $V_{DS_0} = 0.35 \text{ V}$ ,  $I_{D_0} = 7.6 \text{ mA}$ ,  $I_{DSS} = 6 \text{ mA}$ ,  $V_P = -3 \text{ V}$  and  $g_{OS} = 10 \text{ }\mu\text{S}$ .
  - i. Determine gw and compare to gwo
  - ii. Find rd
  - iii. Sketch the ac equivalent network
  - iv. Find Z<sub>i</sub>
  - v. Calculate Zo
  - vi. Find Av

12.5

$$i_C = I_S e^{v_{BE}/V_T} - I_{SC} e^{v_{BC}/V_T}$$

Draw the the  $i_c$  vs  $v_{ca}$  characteristic of the npn transistor fed with constant emitter current  $I_E$  following the above equation. Clearly define different region of operations.

- (ii) Find the value of Collector to Emitter voltage at the edge of saturation.
- (iii) For the following figure, find the value of the voltage  $V_{BB}$  in the transistor operating in deep saturation with  $\beta_{forced}$ =8



1.(b) For the circuit in the following Figure, find the highest voltage to which the base can be raised while the transistor remains in the active mode. Assume  $\alpha$  =1.



#### **Question Number 2**

 $\underline{\text{O.2 (a)}}$  Determine the voltages at all nodes and the currents through all branches.  $\underline{\text{12.5}}$  The minimum value of  $\beta$  is specified to be 20.







(b) Consider a CB amplifier utilizing a BJT biased at  $I_c$ =1 mA and with  $R_c$ =5 k $\Omega$ . 12.5 Determine  $R_{in}$ ,  $A_{vo}$ ,  $R_o$ , if the amplifier is loaded in  $R_L$ = 5k $\Omega$ , what value of  $A_V$  results? What  $G_V$  is obtained if  $R_{sig}$ =5 K $\Omega$ ?

(ii) Using the following figure, sketch the transfer characteristics directly from the drain characteristics. Using the following figure to establish the values of loss and V<sub>p</sub>, sketch the transfer characteristics using Shockley's equation



4. (b) For the self-bias configuration of the following figure, determine: (i)  $I_{DQ}$  and  $V_{SSQ}$ . (ii)  $V_{DS}$  and  $V_{D}$ .



#### OR

(b) Determine Z₁, Z₀, and Av for the following network.

