Map Report Page 1 of 3

## Map Report

## Sun Dec 11 15:10:13 2016

```
Release 14.2 Map P.28xd (nt64)
Xilinx Mapping Report File for Design 'memory basepair'
Design Information
Command Line : map -intstyle ise -p xc7z020-clg484-3 -w -logic opt off -ol
high -t 1 -xt 0 -register duplication off -r 4 -mt off -ir off -pr off -lc off
-power off -o memory basepair map.ncd memory basepair.ngd memory basepair.pcf
Target Device : xc7z020
Target Package : clg484
Target Speed : -3
Mapper Version : zynq -- $Revision: 1.55 $
Mapped Date : Sun Dec 11 15:07:42 2016
Interim Summary
Slice Logic Utilization:
  Number of Slice Registers:
                                            3,290 out of 106,400 3%
                                            3,290
   Number used as Flip Flops:
    Number used as Latches:
                                                 0
    Number used as Latch-thrus:
                                                 0
   Number used as AND/OR logics:
                                                 0
                                          70,995 out of 53,200 133% (OVERMAPPED)
  Number of Slice LUTs:
     mber used as logic:

Number using O6 output only:

Number using O5 output only:
                                          70,991 out of 53,200 133% (OVERMAPPED)
   Number used as logic:
                                          65,564
                                              120
                                            5,307
     Number used as ROM:
                                                 Ω
    Number used as Memory:
                                                 0 out of 17,400 0%
    Number used exclusively as route-thrus:
      Number with same-slice register load:
      Number with same-slice carry load:
                                                 4
     Number with other load:
Slice Logic Distribution:
  Number of LUT Flip Flop pairs used: 71,017
                                          69,281 out of 71,017
    Number with an unused Flip Flop:
                                                                   97%
   Number with an unused LUT:
                                               22 out of 71,017 1%
   Number of fully used LUT-FF pairs:
                                            1,714 out of 71,017
                                                                     2%
    Number of unique control sets:
                                                13
    Number of slice register sites lost
      to control set restrictions:
                                               46 out of 106,400
  A LUT Flip Flop pair for this architecture represents one LUT paired with
  one Flip Flop within a slice. A control set is a unique combination of
  clock, reset, set, and enable signals for a registered element.
  The Slice Logic Distribution report is not meaningful if the design is
  over-mapped for a non-slice resource or if Placement fails.
  OVERMAPPING of BRAM resources should be ignored if the design is
  over-mapped for a non-BRAM resource or if placement fails.
IO Utilization:
  Number of bonded IOBs:
                                               144 out of 200
                                                                     72%
    IOB Latches:
                                               116
Specific Feature Utilization:
  Number of RAMB36E1/FIF036E1s:
                                                 0 out of
                                                             140
                                                                     0 %
  Number of RAMB18E1/FIF018E1s:
                                                 0 out of
                                                               280
                                                                     0 %
  Number of BUFG/BUFGCTRLs:
                                                 2 out of
                                                              32
   Number used as BUFGs:
                                                0
   Number used as BUFGCTRLs:
  Number of IDELAYE2/IDELAYE2_FINEDELAYs: 0 out of Number of ILOGICE2/ILOGICE3/ISERDESE2s: 116 out of
                                                               200
                                                                     0%
                                                             200
                                                                     58%
```

Map Report Page 2 of 3

```
Number used as ILOGICE2s:
                                                                 116
 Number used as ILUGICESS.

Number of ODELAYE2/ODELAYE2_FINEDELAYS:

Number of OLOGICE2/OLOGICE3/OSERDESE2s:

Number of PHASER_IN/PHASER_IN_PHYS:

Number of PHASER_OUT/PHASER_OUT_PHYS:

Number of BSCANs:

Number of BUFHCEs:

Number of BUFRS:

Number of CAPTURES:

O out of

O out of
                                                                 0
  Number used as ILOGICE3s:
                                                                  1 0%
0 out of 1 0%
0 out of 220 0%
0 out of 1
0 out of 1
  Number of EFUSE USRs:
  Number of FRAME ECCs:
                                                                  Number of ICAPs:
  Number of IDELAYCTRLs:
  Number of IN FIFOs:
  Number of MMCME2 ADVs:
  Number of OUT FIFOs:
  Number of PHASER REFs:
  Number of PHY CONTROLs:
  Number of PLLE2 ADVs:
  Number of PS7s:
  Number of STARTUPs:
  Number of XADCs:
Design Summary
_____
Number of errors : 3
Number of warnings: 2
Section 1 - Errors
ERROR: Place: 836 - Not enough free sites available for the components of the
   following type(s).
       LUT Number of Components 141990
                                                                 Number of Sites 106400
ERROR:Place:375 - The design does not fit in device.
    Total LUT Utilization : 141990 out of 106400 LUTs used as Logic : 141990
     LUTs used as Logic
     LUTs used as Memory : 0
FF Utilization : 3290 out of 106400
ERROR: Pack: 1654 - The timing-driven placement phase encountered an error.
Section 2 - Warnings
_____
WARNING:LIT:701 - PAD symbol "clk" has an undefined IOSTANDARD.
WARNING:LIT:702 - PAD symbol "clk" is not constrained (LOC) to a specific
   location.
Section 3 - Informational
INFO:LIT:244 - All of the single ended outputs in this design are using slew
   rate limited output drivers. The delay on speed critical single ended outputs
    can be dramatically reduced by designating them as fast outputs.
INFO: Pack: 1716 - Initializing temperature to 85.000 Celsius. (default - Range:
    0.000 to 85.000 Celsius)
INFO: Pack: 1720 - Initializing voltage to 0.950 Volts. (default - Range: 0.950 to
   1.050 Volts)
INFO: Map: 215 - The Interim Design Summary has been generated in the MAP Report
   (.mrp).
Section 4 - Removed Logic Summary
_____
    2 block(s) optimized away
Section 5 - Removed Logic
```

Map Report Page 3 of 3

-----

Optimized Block(s):

TYPE BLOCK
GND XST\_GND
VCC XST\_VCC

To enable printing of redundant blocks removed and signals merged, set the

detailed map report option and rerun map. Section 12 - Configuration String Details

Use the "-detail" map option to print out Configuration Strings

Section 13 - Control Set Information

Use the "-detail" map option to print out Control Set Information.