## Assignment 3 Solution

This document is an illustration of how one could arrive at the solution. The focus is on the process of design, rather than the design itself. The approach followed here is to first look at the computational aspect of the system to be designed by describing the specified functionality in a program like manner. Then this program is restructured to make it closer to hardware implementation. The next step is to construct an ASM chart for this program. Finally that ASM chart is converted into a VHDL program in a straight forward manner.

Image filtering operation, as defined for this assignment, can be written in the form of a program as shown below. Here the arrays X (size = m x n), Y (size = m-2 x n-2) and Y (size = 3 x 3) denote unfiltered image, filtered image and filter coefficients, respectively.

```
 \begin{split} &\text{for } (I=1;\,I < m-1;\,I++) \\ &\text{for } (J=1;\,J < n-1;\,J++) \; \{ \\ &\text{sum} = 0; \\ &\text{for } (i=-1;\,\,i < 2;\,i++) \\ &\text{for } (j=-1;\,j < 2;\,j++) \\ &\text{sum} += X[I+i,\,J+j] \; * \; C \; [i,j]; \\ &\text{Y} \; [I,\,J] = \text{sum}; \\ &\text{\}}; \end{split}
```

In order to move towards hardware implementation, let us get rid of the loops.

```
\begin{split} I &= 1; \\ Loop1: J &= 1; \\ Loop2: sum &= 0; i = -1; \\ Loop3: j &= -1; \\ Loop4: \\ sum &+= X[I+i, J+j] * C [i, j]; \\ if (j < 1) \{j++; goto Loop4\}; \\ if (i < 1) \{i++; goto Loop3\}; \\ Y [I, J] &= sum; \\ if (J < n-2) \{J++; goto Loop2\}; \\ if (I < m-2) \{I++; goto Loop1\}; \end{split}
```

Next we replace 2-d matrices with 1-d matrices assuming row-wise storage. New variables, Xidx, Yidx and Cidx are used as indices for X, Y and C, respectively in place of index pairs (I+i, J+j), (I, J) and (i, j). Computing index values from I, J, i and j would involve multiplication. However, if we compute the next index value from the previous one, multiplication is avoided. Whereas Yidx and Cidx need to be simply incremented in order to get the next value (by virtue of row-wise storage coupled with row-wise scan), case of Xidx is more complex. The amount of increment/decrement is different for different loops.

- In Loop4, Xidx is incremented by 1 in order to move to the next element in the same row.
- In Loop3, Xidx is incremented by n-2 in order to move to the first element in the next row within the same  $3 \times 3$  block.
- In Loop2, Xidx is decremented by 2n + 1 in order to move to the first element in the first row of the next  $3 \times 3$  block.
- In Loop1, Xidx is decremented by 2n 1 in order to move to the first element in the first row of the first 3 x 3 block of the next scan.

The code with 1-d arrays is shown below. In this code, ranges of i and j are changed from [-1, 1] to [0, 2] for convenience, because these two variables are only being used to count the loop iterations and not for indexing.

```
I = 1; Xidx = 0; Yidx = 0;
Loop1: J = 1;
Loop2: sum = 0; i = 0; Cidx = 0;
Loop3: j = 0;
Loop4:
    sum += X[Xidx] * C [Cidx]; Cidx++;
    if (j < 2) {j++; Xidx++; goto Loop4};
    if (i < 2) {i++; Xidx = Xidx + n - 2; goto Loop3};
    Y [Yidx] = sum; Yidx++;
    if (J < n - 2) {J++; Xidx = Xidx - 2n - 1; goto Loop2};
    if (I < m - 2) {I++; Xidx = Xidx - 2n + 1; goto Loop1};</pre>
```

Based on this code, we can now construct the ASM chart shown below. The boxes with dashed outline need further elaboration that is taken up later.



We can eliminate the states that are used for initializing loop indices J, i and j, by replicating initialization of these indices at the loop exits. To be more specific, initialization of j is done on exit paths of Loop4, Loop3 and Loop2, initialization of i is done on exit paths of Loop3 and Loop2, and initialization of J is done on the exit path of Loop2. Initialization of sum and Cidx are coupled with initialization of i. The reduced ASM chart is shown below.



Now let us look at the available RAM, ROM and MAC modules and refine the dotted boxes in this ASM chart. The adjoining figure shows how these modules can be connected. RAM and ROM directly feed the operands to MAC and the result produced by MAC goes to RAM. The additional circuit that needs to be



designed is required to generate addresses and control signals for these modules. Let us call this circuit AGC (address and control signals generator).

Names of the signals and port are shortened here to make the figure compact. There are three control signals required to be generated by AGC - re (read enable) going to RAM as well as ROM, we (write enable) going to RAM and ctrl (control) going to MAC. Address going to RAM is Xadr while reading X and Yadr while writing Y. Address going to ROM is Cadr. From the previous ASM chart that was representing the behaviour of entire filter, we need to derive an ASM chart representing the behaviour of just the AGC module. The essential task of the AGC module is to generate the three control signals and two addresses, while the actual reading/writing of arrays and doing multiplication/addition takes place outside this module. The AGC module needs to take care of the timings of memories and MAC module. As shown in the figure below, there is a one cycle delay between availability of RAM/ROM addresses and availability of operands for MAC. Similarly, there is a one cycle delay between availability of MAC operands and availability of result of multiplication and addition.



Numbers 0 .. 8 in the waveforms of addresses, operands and results indicate iteration number of the two innermost loops (3 x 3 block). Read enable signal re needs to be '1' for 9 cycles. After that there is a cycle in which there is no memory access and then there is a cycle in which write enable signal we is made '1' to facilitate writing of the result into RAM. MAC control signal ctrl is '0' in the cycle when the first pair of operands is available to the MAC. It is kept '1' otherwise.

The ASM chart for AGC is shown in the following figure. As mentioned above, AGC produces memory addresses rather than array index values. The addresses increment or decrement in the same way as array indices, but their initial values are not necessarily 0. Locations of arrays X and Y in RAM are secified as 0 and 32768 respectively. These are denoted by Xbase and Ybase in the chart. Location of array C in ROM is either 0 or 16, depending upon the filter selected by the external switch. This is denoted by Cbase. Addresses Xadr, Yadr and Cadr are initialized to the respective base addresses.



In this design, re, we and ctrl are clock edge triggered signals. Signal re is required to be '1' in state S2. Therefore, it is assigned '1' in the states from which transition is made to S2 (i.e., S1 and S4) and assigned '0' in state S2 on the exit path. Signal we is required to be '1' in state S4. Therefore, it is assigned '1' in the states from which transition is made to S4 (i.e., S3) and assigned '0' in state S4. State S3 has been introduced to take care of one cycle gap between the last memory read cycle of of a 3 x 3 block and the memory write cycle. The first pair of operands is available to the MAC in the second iteration of state S2. Therefore, signal ctrl is assigned '0' before entering S2 second time (or exiting first time) and assigned '1' a cycle later.

The figure with waveforms shown earlier is reproduced below after including state changes as well.



VHDL code based on the above ASM chart is shown next. To take care of the box labelled "Wait for the button to be pressed", another state S0 is introduced with a role similar to state S0 of slide 15 of Lecture 20. Here it is assumed that the signal Button carries a pulse of 1 cycle duration, derived from the output of the push-button using 2 D flip-flops plus an AND gate (as shown in figure 8.53 of the text book). An alternative to using this circuit is to introduce one additional state in a manner similar to slide 16 of Lecture 20.

Some new identifiers introduced in the VHDL code are as follows. I and J are replaced with ii and jj. XYadr is the address going to RAM which takes the value of Xadr or Yadr. CadrU is the internal signal of type unsigned which is assigned to Cadr after type casting. Cbase\_smooth and Cbase\_sharp are the base locations of the two sets of filter coefficients.

```
- This is the VHDL code for AGC only. Code for the overall filter is not shown.
—— The overall filter primarily has instantiation statements for RAM, ROM, MAC and AGC.
entity AGC is
  port (
     Button, Switch, Clock: in std logic;
     re, we, ctrl: out std logic;
     XYadr: out std logic vector (15 downto 0);
     Cadr: out std logic vector (4 downto 0)
                                                            constant m : natural := 120;
  );
                                                            constant n : natural := 160;
                                                            constant Xbase : natural := 0;
                                                            contsnat Ybase: natural := 32768;
                                                            constant Cbase_smooth : natural := 0;
                                                            constant Cbase sharp: natural := 16;
architecture simple of AGC is
                                                            type state type is (S0, S1, S2, S3, S4);
                                                            signal ii: unsigned (6 downto 0);
  declarations -
                                                            signal jj: unsigned (7 downto 0);
                                                            signal i, j: unsigned (1 downto 0);
                                                            signal State: state type;
begin
                                                            signal Xadr, Yadr: unsigned (15 downto 0);
                                                            signal Cbase, CadrU: unsigned (4 downto 0);
  concurrent assignments
                                                            XYadr <= std_logic_vector (Yadr) when
  process (Clock) begin
                                                                    (we = '1') else std logic vector (Xadr);
     if (rising edge (Clock)) then
                                                            Cadr <= std logic vector (CadrU);
                                                            Cbase <= Cbase smooth when (Switch = '0')
        case State is
                                                                      else Cbase_sharp;
           when S0 =>
              statements for S0
                                                            if (Button = '1') State <= S1; end if;
           when S1 =>
                                                            ii \le 1; Xadr \le Xbase; Yadr \le Ybase; jj \le 1;
                                                            i \le 0; CadrU \le Cbase; j \le 0; re \le 1;
                                                            State \leq S2;
              statements for S1
           when S2 =>
                                                            CadrU \leq CadrU + 1;
                                                            if (j < 2) then
              statements for S2
                                                              if (j = 0) then ctrl \leq= '1' else ctrl \leq= '0' end if;
                                                              j \le j + 1; Xadr \le Xadr + 1;
                                                            elsif (i < 2) then
           when S3 =>
                                                              i \le i + 1; Xadr \le Xadr + n - 2; j \le 0;
              statements for S3
                                                              re <= '0'; State <= S3;
                                                            end if;
           when others =>
                                                           we <= '1'; State <= S4;
              statements for S4 -
                                                           we \le 0; Yadr \le Yadr + 1; re \le 1
        end case;
                                                           if (ij \le n-2) then
     end if;
                                                             jj \le jj + 1; Xadr \le Xadr - 2 * n - 1;
  end process;
                                                             i \le 0; CadrU \le Cbase; j \le 0; State \le S2;
end simple;
                                                           elsif (I \le m - 2) then
                                                             ii \le ii + 1; Xadr \le Xadr - 2 * n + 1; jj \le 1;
                                                             i \le 0; CadrU \le Cbase; j \le 0; State \le S2;
                                                           else
```

State  $\leq$  S0;

end if;