6/13/24, 10:32 AM Spring 2024 - Lab 6



Published using Google Docs

Report abuse

Learn more

Spring 2024 - Lab 6

Updated automatically every 5 minutes

CPE 315
Spring 2024
Seng
Laboratory #6
Complete by 11:59pm Saturday 6/8/24

## **Objectives:**

• Build a cache simulator.

## **Description:**

For this lab, you will implement a cache simulator. This simulator will model 7 different cache configurations and print out the number of hits and the hit rate. Simulate the following cache configurations (using LRU when appropriate and the cache is byte addressable):

- 2KB, direct mapped, 1-word blocks
- 2KB, direct mapped, 2-word blocks
- 2KB, direct mapped, 4-word blocks
- 2KB, 2-way set associative, 1-word blocks
- 2KB, 4-way set associative, 1-word blocks
- 2KB, 4-way set associative, 4-word blocks
- 4KB, direct mapped, 1-word blocks

Use the following 2 data files for your testing. Each file contains 5 million memory reference addresses taken from actual running programs.

- Each line of the file contains a single 32-bit memory reference address.
- Work with each address as an integer (25% grade deduction DO NOT
   store addresses as strings, array
   of chars, or array of individual
   bits)
- Your code should be reasonably fast (less than 10-15 seconds on your local computer)
- mem\_stream1.zip (if the link does not work, use this address: http://www.csc.calpoly.edu/~jseng/Spring24/lab6/mem\_stream1.zip)
  - mem stream2.zip (http://www.csc.calpoly.edu/~jseng/Spring24/lab6/mem stream2.:

Your program should run in the following manner. This command will run all 7 cache configurations with the mem stream. 1 file:

/opt/jdk-16/bin/java lab6 mem stream.1

## Output

**(i)** 

Published using Google Docs

Report abuse

Learn more

Spring 2024 - Lab 6

Updated automatically every 5 minutes

Handin the following files (directory 315\_lab6\_1):

- lab6.java (and any other header/support files)
- Makéfile