## طراحی سیستم های دیجیتال تمرین سوم مهندسی کامپیوتر، دانشگاه شهید بهشتی

پدرام رمضان زاده ۹۹۲۴۳۰۸۵ عباس یزدان مهر ۹۹۲۴۳۰۷۷

۱۸ آذر ۱۴۰۱

|   | assignment                                                      | true or false |
|---|-----------------------------------------------------------------|---------------|
| a | $a \le x(2);$                                                   | false         |
| b | $b \le x(2);$                                                   | true          |
| c | $b \le y(3,5);$                                                 | true          |
| d | $b \le w(5)(3);$                                                | false         |
| e | $y(1)(0) \le z(7);$                                             | false         |
| f | $x(0) \le y(0,0);$                                              | true          |
| g | $x \le "1110000";$                                              | true          |
| h | a <= "0000000";                                                 | false         |
| i | $y(1) \le x;$                                                   | false         |
| j | $w(0) \le y;$                                                   | false         |
| k | $w(1) \le (7=>'1', OTHERS=>'0');$                               | true          |
| 1 | $y(1) \le (0=>'0', OTHERS=>'1');$                               | false         |
| m | $w(2)(7 \text{ DOWNTO } 0) \le x;$                              | true          |
| n | $w(0)(7 \text{ DOWNTO } 6) \le z(5 \text{ DOWNTO } 4);$         | false         |
| О | $x(3) \le x(5 \text{ DOWNTO } 5);$                              | true          |
| p | $b \le x(5 \text{ DOWNTO } 5);$                                 | true          |
| q | y <= ((OTHERS=>'0'), (OTHERS=>'0'), (OTHERS=>'0'), "10000001"); | true          |
| r | $z(6) \le x(5);$                                                | true          |
| s | $z(6 \text{ DOWNTO } 4) \le x(5 \text{ DOWNTO } 3);$            | false         |
| t | $z(6 \text{ DOWNTO } 4) \le y(5 \text{ DOWNTO } 3);$            | false         |
| u | $y(6 \text{ DOWNTO } 4) \le z(3 \text{ TO } 5);$                | false         |
| v | $y(0, 7 \text{ DOWNTO } 0) \le z;$                              | true          |
| W | w(2,2) <= '1';                                                  | false         |

#### **ROM** module code:

```
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
use IEEE.NUMERIC_STD.ALL;
entity rom_8_x_4 is
  generic (
     address_width: integer := 8;
     address_bits: integer := 3;
     data_width: integer := 4
  );
  port (
     address: in std_logic_vector(address_bits-1 downto 0);
     data: out std_logic_vector(data_width-1 downto 0)
  );
end rom_8_x_4;
architecture Behavioral of rom_8_x_4 is
  type rom_type is array (0 to 8-1) of std_logic_vector(4-1 downto 0);
  signal my_rom : rom_type := (
                  "0001",
                  "0010",
                  "0011",
                  "0100",
                  "0101",
                  "0110",
                  "0111",
                  "1000"
     );
begin
  data <= my_rom (to_integer(unsigned(address)));</pre>
end Behavioral;
```

#### Testbench code:

"100" after 40 ns;

end Behavioral;

#### Output:



٣

|   | assignment                                 | result           |
|---|--------------------------------------------|------------------|
| a | $x1 \le a \& c;$                           | x1 <= "10010"    |
| b | $x2 \le c \& b;$                           | x2 <= "00101100" |
| c | $x3 \le b \text{ XOR } c;$                 | x3 <= "1110"     |
| d | $x4 \le a \text{ NOR } b(3);$              | x4 <='0'         |
|   | $x5 \le b sll 2;$                          | $x5 \le "0000"$  |
| f | $x6 \le b sla 2;$                          | $x6 \le "0000"$  |
| g | $x7 \le b \text{ rol } 2;$                 | x7 <= "0011"     |
| h | $x8 \le a$ AND NOT $b(0)$ AND NOT $c(1)$ ; | x8 <='0'         |
| i | $d \le (5 = >'0', OTHERS = >'1');$         | d <= "110111111" |

Æ

ابتدا باید ماشین حالات مورد نظر سوال را طراحی کنیم که به شکل زیر خواهد بود:



System module code:

```
library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
entity my_system is
  port (
     sensor: in std_logic;
     trafficlights: out std_logic_vector (4 downto 0)
  );
end my_system;
architecture Behavioral of my_system is
  type state_type is (s_g_r, s_y_r, s_r_g); -- s = state, green = g, red = r, yellow = y
  signal state: state_type;
begin
sensor_event:
  process (sensor)
  begin
     -- rising edge
     if sensor'event and sensor = '1' then
       if state = s_g_r then
         state <= s_y_r, s_r_g after 5 ns;
       end if;
     end if;
     -- falling edge
     if sensor'event and sensor = '0' then
       if state = s_r_g then
          state <= s_g_r after 15 ns;</pre>
       end if;
     end if;
  end process;
change_state:
  process (state)
  begin
     case state is
       when s_g_r \Rightarrow trafficlights <= "10001";
       when s_y_r =>
                       trafficlights <= "01001";</pre>
       when s_r_g => trafficlights <= "00110";</pre>
     end case;
  end process;
end Behavioral;
```

 ${\bf Testbench} \,\, {\bf code} :$ 

```
library IEEE;
```

```
use IEEE.STD_LOGIC_1164.ALL;
entity my_system_tb is
end my_system_tb;

architecture Behavioral of my_system_tb is
    signal trafficlights : std_logic_vector(4 downto 0);
    signal sensor : std_logic;
begin
    mytlc: entity work.my_system port map (trafficlights => trafficlights, sensor => sensor);

-- sensor <= '0', '1' after 5 ns,'0' after 20 ns, '1' after 23 ns, '0' after 27 ns;
-- sensor <= '0', '1' after 5 ns,'0' after 8 ns, '1' after 23 ns, '0' after 27 ns;
sensor <= '0', '1' after 5 ns,'0' after 8 ns, '1' after 9 ns, '0' after 27 ns;
end Behavioral;</pre>
```

### Output:



# پایان