## GATE VOLTAGE PROPAGATION DELAY IN POWER MOSFETS

bу

PASCHAL MAWANDA-KIBUULE, B.S., M.S.

A DISSERTATION

IN

PHYSICS

Submitted to the Graduate School of Texas Tech University in Partial Fulfillment of the Requirements for the Degree of

DOCTOR OF PHILOSOPHY

Approved

10.75 No.75

#### **ACKNOWLEDGEMENTS**

I would like to express my sincere appreciation to Dr. W. M. Portnoy for his guidance and helpful suggestions throughout this project. I acknowledge numerous helpful discussions with Dr. N. Maluf of Siliconix Incorporated. I would like to thank the members of my committee: Dr. J. Lowell, Dr. C. Myles, Dr. R. Lichti, and Dr. G. Knowles, for their suggestions. Also, I am grateful to the Physics Department for awarding me a Teaching Assistantship and Part Time Instructorship for the time I have been in this program. Finally, I would like to thank my wife, Jane, and son, Leonard, for their encouragement and support.

## CONTENTS

| ACKNO | OWLEI | OGEMENTS ii                                                 |
|-------|-------|-------------------------------------------------------------|
| LIST  | OF :  | TABLES v                                                    |
| LIST  | OF 1  | FIGURES vi                                                  |
| CHAPT | rer   |                                                             |
| I.    | INT   | RODUCTION 1                                                 |
| II.   | THE   | ORY 4                                                       |
|       | 2.1   | Basic structure of a vertical power MOSFET 4                |
|       | 2.2   | Distributed Parameters 8                                    |
|       |       | 2.2.1 Determination of the capacitance per unit length, c 9 |
|       |       | 2.2.1a Gate-to-source capacitance 9                         |
|       |       | 2.2.1b Source-to-drain capacitance                          |
|       |       | 2.2.1c Gate-to-drain capacitance                            |
|       |       | 2.2.2 Calculation of the resistance per unit length, r      |
|       | 2.3   | Choice of Interconnect Material 16                          |
|       | 2.4   | Cause of propagation delay 18                               |
| III.  | BEH   | AVIOR OF A POWER FET AT TURN-ON 22                          |
|       | 3.1   | The Two-dimensional Model 22                                |
|       |       | 3.1.1 The diffusion equation                                |
|       |       | 3.1.2 Solution to the diffusion equation 30                 |
|       | 3.2   | Determination of the Threshold Voltage 33                   |

|     | 3.3 Appliction of the Model                         | 36 |
|-----|-----------------------------------------------------|----|
| IV. | RESULTS AND DISCUSSION                              | 38 |
|     | 4.2 Experimental measurements                       | 39 |
|     | 4.3 SPICE simulation                                | 42 |
|     | 4.4 Results                                         | 42 |
| ٧.  | CONCLUSIONS                                         | 59 |
| LI  | ST OF REFERENCES                                    | 60 |
| AP  | PENDICES                                            |    |
| Α.  | D2POWER PROGRAM                                     | 64 |
| В.  | SPICE2 PROGRAM LISTING                              | 68 |
| C.  | NODAL VOLTAGES ACCORDING TO THE PRESENT TECHNOLOGY  | 73 |
| D.  | NODAL VOLTAGES ACCORDING TO THE MODIFIED TECHNOLOGY | 76 |

## LIST OF TABLES

| 4.1. |   | in volts, of a nine-by-nine the present technology  | 44 |
|------|---|-----------------------------------------------------|----|
| 4.2. | • | in volts, of a nine-by-nine the modified technology | 45 |

## LIST OF FIGURES

| 2.1. | Side view of a vertical power MOSFET (VDMOS)                                        | . 5 |
|------|-------------------------------------------------------------------------------------|-----|
| 2.2. | Various power MOSFET surface geometries                                             | . 7 |
| 2.3. | Cell structure and corresponding lumped circuit parameters                          | 10  |
| 2.4. | Gate resistance of a unit cell                                                      | 15  |
| 2.5. | Typical MOSFET SOA curve                                                            | 20  |
| 3.1. | Top view of the interconnect                                                        | 23  |
| 3.2. | Equivalent circuit of a unit cell                                                   | 24  |
| 3.3. | Input equivalent circuit of a unit cell                                             | 26  |
| 3.4  | a. Input equivalent circuit of the interconnect                                     | 27  |
|      | b. Typical node of the interconnect                                                 | 28  |
| 3.5. | Energy bands at the oxide/semiconductor interface as the gate voltage increases     | 34  |
| 4.1. | Experimental setup                                                                  | 40  |
| 4.2. | Propagation of the gate signal down the interconnect                                | 46  |
| 4.3. | Node voltages along the edge of the network (present technology)                    | 47  |
| 4.4. | Node voltages along the edge of the array when the proposed changes are implemented | 49  |
| 4.5. | Node voltages within the array. The proposed changes are taken into account         | 50  |
| 4.6. | Voltage rise predicted by the model at arbitrarily chosen nodes of the array        | 51  |

| 4  | .7. | Voltage rise predicted by SPICE at arbitrarily chosen nodes of the network                   | 53 |
|----|-----|----------------------------------------------------------------------------------------------|----|
| 4  | .8. | Experimentally observed voltage rise at different nodes of the array                         | 54 |
| 4  | .9. | Switching times at arbitrarily chosen nodes of the array                                     | 55 |
| 4  | .10 | . Proposed capacitance as a function of position                                             | 56 |
| 4. | 11. | Node voltages within the proposed array for rectangular and piecewise linearized excitations | 57 |

#### CHAPTER I

#### INTRODUCTION

Since the first transistor was successfully made operational in early 1950's, different types of semiconductor devices have appeared on the market to perform various tasks. When these devices are used according to their specifications, they are reliable. Because of their recognized reliability, lifetime, and reproducibility, the number of semiconductor devices for switching high currents has increased in recent years. Among different power devices which have been designed to switch high currents, power MOSFETs have been found to have many attractive features, some of which are given below:

- MOSFETS have negative temperature coefficients, and unlike bipolar transistors, do not suffer from thermal runaway.
- 2. They are majority carrier devices, and as such, they do not suffer from minority storage time effects, so that they have high switching speed and cut off frequencies;
- 3. They require fewer processing steps and can be more densely packed than bipolar transistors.

Basically, a power MOSFET consists of a large number of small individual MOSFETs, known as cells, all connected in parallel. The electrical contacts through which current flows into and out of each cell are paralleled via highly conductive metals; the cell gates or controlling elements, are interconnected with polysilicon films which are four orders of magnitude less conductive than the metal. This multitransistor structure can switch high currents.

Although the power MOSFET has many attractive features, recent studies {1} have shown that its performance still needs improvement. For example, the overall device behaves like a transmission line and suffers from gate voltage propagation delay. Preliminary studies {1} have indicated that, because of gate propagation delay, cells near the input gate electrode experience a much higher than normal current density during a turn-on drive, whereas remote cells are over driven during a turn-off.

The need to ensure that the power MOSFET is a reliable switch and is compatible with the present technology has motivated this work. Chapter II outlines the basic structure and operation of the device, and describes how the input signal propagates down the gate interconnects. Chapter III presents the design modifications and their justifications. Finally, simulation measurements and their

comparisons of the experimental results with the predictions are described in chapter IV.

#### CHAPTER II

#### THEORY

# 2.1 Basic structure of a vertical power MOSFET

A brief discussion of the vertical power MOSFET is included here by way of introduction and for completeness; detailed information on this and other types of power MOSFET can be found elsewhere (see for example Ref. {2}).

At present, the high density power MOSFET contains between one and two million paralleled cells per square inch; this multitransistor, shown in figure 2.1, is capable of switching very high currents. Structurally, each cell is made up of a source and body, and all the cells have a common drain. The drain consists of a heavily-doped n+, and lightly-doped n, layers. The n+ layer is highly conductive and assures an ohmic contact on the back of the wafer. As shown in the figure, the lightly-doped n layer is implanted between the n+ and the body regions. This enables the device withstand high voltages, because most of the drain voltage falls across the high resistivity region. Also, the body is heavily p-type doped away from, and lightly p-type doped near, the oxide layer, to ensure that, when population



Figure 2.1. Side view of a vertical power MOSFET (VDMOS). W is the width of a unit cell

inversion takes place, the channel is always created near the interconnect. In the absence of the p+ region, as the source to drain voltage increases, the reverse biased diode of the body-drain junction can break down, and the device latches back.

As in other types of power MOSFET, the source, body, and drain of the vertical structure form a parasitic npn bipolar transistor; this transistor becomes active when the source-body junction is forward biased. When this happens, the power FET can undergo second breakdown. To inhibit turn-on, the emitter injection efficiency of the parasitic transistor is reduced by short circuiting the emitter (the source) and the base (the body) with a source metal. This technique is considered adequate at frequencies below 15 MHz; however, at higher frequencies the problem of the parasitic transistor still remains unresolved {2}.

Other problems associated with operation of this device, such as its high on-resistance and capacitance, have attracted attention in recent years, and considerable progress has been reported in the literature. For instance, in the design of the best geometry and arrangement of the cells to achieve the minimum on-resistance, two major divisions have emerged, namely, the cellular and linear geometries (figure 2.2). All cellular cells (e.g.,

|                                                | LINEAR<br>GEOMETRY | SOUARE ON<br>SOUARE<br>ORID | CIRCLE ON<br>SOUARE<br>GRID     | HEXAGON ON<br>SQUARE<br>GNID | SQUARE ON<br>HEXAGONAL<br>GRID | CIRCLE ON<br>HEXAGONAL<br>GRID | HEXAGON ON<br>HEXAGONAL<br>GRID |
|------------------------------------------------|--------------------|-----------------------------|---------------------------------|------------------------------|--------------------------------|--------------------------------|---------------------------------|
| SOURCE<br>GEOMETRY<br>AND GRID                 |                    | 0 0 0<br>0 0 0<br>0 0 0     | 0<br>0<br>0<br>0<br>0<br>0<br>0 | 0000                         | a a<br>a a a<br>a a a          | 0,00                           | 0,0,0                           |
| UNIT CELL                                      | -                  | \$ s +                      |                                 |                              | \$ (                           |                                | ( S)                            |
| COEFFICIENT<br>G FOR<br>CELLULAR<br>GEOMETRIES | NOT<br>APPLICABLE  | 1.0                         | 0.8862                          | 0. <b>9</b> 30€              | 1.0746                         | 0.9523                         | 1.0                             |

Figure 2.2. Various power MOSFET surface geometries.

circular, hexagonal and rectanguar) provide equal and lower on-resistance than the linear geometry, assuming that the ratio of the neck area to the whole cell area is the same {2}, {3}.

Because the cells form a two-dimensional array of capacitors and resistors, corresponding to the gates and interconnects, respectively, a gate turn-on signal requires time to propagate through the array. This means that nearer cells will turn on while remote cells still remain off, so that excessive current densities occur, and propagation delays slow down switching action. This work was performed to improve understanding of the propagation effects, and to try to determine methods for enhancing turn-on.

### 2.2 Distributed Parameters

The high density of cells in the device permits a distributed treatment of the voltage, so as to avoid the intractable number of individual equations which would be required in a lumped parameter analysis. Then signal propagation through the interconnects will be characterized by a solution of a two-dimensional diffusion equation (derived in chapter III),

$$\partial^{2} \frac{V(x,y,t)}{\partial x^{2}} + \partial^{2} \frac{V(x,y,t)}{\partial y^{2}} = 4rc \partial \frac{V(x,y,t)}{\partial t}$$
 2.1

where r is the resistance, V(x,y,t) is the gate voltage at position (x,y) and time t, and c the capacitance per unit length of the interconnect. The resistance r is determined from the resistivity and dimensions of the polysilicon. The capacitance depends on the oxide thickness and gate layers and also on the doping concentration of the device. In particular, the capacitance is heavily influenced by the lightly-doped n-type epitaxial layer. In the calculations discussed below, a square cell has been used for simplicity, inasmuch as all cellular cells give about the same results {3}, and the choice of the type of cells will not affect the results (to a good approximation).

# 2.2.1 Determination of the capacitance per unit length, c

The origin and magnitude of c can be understood by considering figure 2.3.

## 2.2.1a Gate-to-source capacitance

 $C_{qs}$ , in figure 2.3, consists of three capacitances:

1. the polysilicon-to-n+ source capacitance,  $C_{\rm gsl}$ . This can be modeled as a parallel plate capacitance, with the area being the amount of polysilicon overlap beyond the channel onto the n+ source. To a first



Cell structure and corresponding lumped circuit parameters. Two cells and their corresponding parameters are shown. parameters. Figure 2.3.

- order approximation, this capacitance can be neglected, because it accounts for less than ten percent of the total capacitance;
- 2. the Polysilicon-to-channel capacitance, C<sub>gs2</sub>. This depends on the mode of operation of the channel itself (inversion or depletion): However, the dependence of this capacitance on voltage is not strong, and it may be assumed constant before initial turn-on;
- 3. the Polysilicon-to-metal plate capacitance. The oxide thickness is assumed to be  $10^{-4}$ cm. This value is consistent with manufacturing specifications. The relative permittivity of the oxide,  $\varepsilon_{\rm ox}$  is 3.8.

C<sub>gs</sub> is the parallel combination of all three capacitances; hence

$$C_{qs} = C_{qs1} + C_{qs2} + C_{qs3}.$$
 2.2

In terms of the dimensions of the cell shown in figure 2.3,  $C_{\rm gs}$  can be expressed as

$$C_{gs} = \frac{(S+2\times0.5)^2 - S^2}{t_{ox}} \epsilon_{ox} + \frac{(S+2Lc)^2 - S^2}{t_{ox}} \epsilon_{ox} \frac{P^2}{T_{ox}} \epsilon_{ox}.$$
 2.3

Where  $t_{ox}$  is oxide thickness, and  $T_{ox}$  is metal-to-polysilicon spacing.

## 2.2.1b Source-to-drain capacitance

This capacitance consists of the parasitic junction diode capacitance. It has a 3rd root power dependence on the drain to source potential if a linearly graded junction is assumed {2}. Because of this weak dependence, it can be taken as constant with voltage to first order.

## 2.2.1c Gate-to-drain capacitance

The gate-to-drain capacitance, in figure 2.3, consists of the series combination of two capacitances;

- 1. the first one, C<sub>gdl</sub>, is the parallel plate capacitance between the polysilicon and n-type epitaxial layer across the gate oxide (10<sup>-5</sup>cm thick). The length of the plates corresponds to the n- region separating the channels;
- 2. the second component,  $C_{gd2}$ , is the result of accumulation or depletion of the surface of the n-type epitaxial layer under the oxide; the condition of the surface depends on the gate and drain potentials. When surface is accumulated, the capacitance increases, and when it is depleted, the capacitance decreases; the values can be orders of magnitude apart.

Cqd is the series combination of those two capacitances;

hence 
$$C_{gd} = \frac{C_{gd1}C_{gd2}}{(C_{gd1} + C_{gd2})}$$
.

Where

$$C_{gd1} = \frac{W^2 - (S+2Lc)^2}{t_{ox}} \epsilon_{OX}$$
 2.5

and

$$C_{gd2} = \sqrt{\left(\frac{q\epsilon_{Si}^{Nd}}{2V}\right)} \left(W^2 - (S+2Lc)^2\right).$$
 2.6

The capacitance per unit length c, in terms of  $C_{\rm gs}$  and  $C_{\rm gd}$ , is

$$C = \frac{C_{gs} + C_{gd}(1 - Ar)}{\omega},$$

where Ar is the amplification of the device. In these calculations, gate voltage propagation before turn-on is important, so that effects after turn-on ( such as the miller effect, which increases the capacitance), may be neglected. Hence

$$C = \frac{C_{gs} + C_{gd}}{W}.$$

# 2.2.2 Calculation of the resistance per unit length, r

In order to calculate the resistance per unit length r, the interconnects of the device are partitioned into sections, each of which has the size of a cell. The

resistance per unit length is that of a square cell with a square hole in the center which provides access to the source. The equivalent resistance of this structure is obtained from resistors  $R_1$ ,  $R_2$ ,  $R_3$ , and  $R_4$ , as shown in figure 2.4. This equivalent gate resistance,  $R_{\rm w}$ , of the cell is given by

$$R_{w} = R_{1} + \frac{(R_{2}R_{3})}{R_{2} + R_{3}} + R_{4}$$
 2.9

Because the cell is square,

$$R_1 = R_4$$
, and  $R_2 = R_3$ .

Hence

$$R_{W} = 2R_{1} + \frac{R_{3}}{2}.$$

And

$$r = \frac{2R_1 + \frac{R_3}{2}}{W}$$
 2.11

where

$$R_1 = \frac{\rho \frac{P}{2}}{t_p W}$$
, and  $R_3 = \frac{PS}{\frac{P}{2}T_p}$ .

The resistivity,  $\rho$  is 1.5 mohm-cm, and the parameters W, P, S, and tp have the typical values shown in figure 2.3.



Figure 2.4. Gate resistance of a unit cell. The shaded region corresponds to the resistance.

In the case where the thickness of the interconnect is uniform, it is customary to specify the value of sheet resistance instead of the resistivity. By definition, sheet resistance is the resistivity per unit thickness; that is

$$\rho_{s} = \frac{\rho}{t_{p}} (\Omega/\Box)$$
 2.12

where ( $\Omega/\Box$ ) represents the dimensions of ohms per square. In this case  $\rho_{\rm S}$  = 30 $\Omega/\Box$ 

## 2.3 Choice of Interconnect Material

Device reliability and suppression of signal propagation delay play a major roll in selecting the interconnect material. In principle, the interconnect should not affect the overall device performance. However, physical dimensions and material properties control how the signal propagates through the interconnect. In order to reduce the adverse affects of the interconnect on device performance, it is therefore necessary that materials used as interconnect meet the following requirements:

- low resistivity;
- 2. good adhesion to typical dielectrics;
- 3. resistance to electromigration;
- 4. adaptability to practical methods of deposition;
- 5. compatibility with bonding techniques.

Literature available on this subject {4}, confirms that the above requirements are needed to ensure the stability of the threshold voltage and satisfactory performance of the device.

In the search for materials which meet such requirements, many materials have had their properties studied. Aluminium is the most favored because it has good adhesion, low cost, and low resistivity. Other possible candidates, such as gold, copper, and silver, need an intermediate layer to enhance adhesion. In some cases, chromium, platinum, and tin-platinum have been used as buffer layers.

Nevertheless, aluminium is not suitable for devices with shallow p-n junctions because these junctions cannot withstand heat treatments above 500°C which are performed after metalization. Otherwise, there would be interdiffusion of silicon and aluminium, which would result in instability of the threshold voltage.

Devices with shallow p-n junctions, among them, the power MOSFET, favor polysilicon as their interconnect. This is because polysilicon can easily be deposited by chemical vapor deposition techniques, is easily oxidized and adheres well to silicon dioxide, and, inhibits diffusions or implants from substantially degrading the gate oxide.

However, because polysilicon has a high resistivity, its use in interconnects increases the gate voltage propagation delay.

## 2.4 Cause of Propagation Delay

A power MOSFET is designed to handle very high currents. Because power dissipation within the device is directly propotional to the product of its on-resistance and square of the current, every effort is made to reduce its on-resistance to a minimum, to keep the device operating within safe limits. The on-resistance can be reduced by connecting the cells in parallel. The on-resistance of a single cell is

$$R_{on} = \frac{1}{\mu(C_{ox}(V_{gs} - V_{t})W/L)}, \qquad 2.13$$

(where  $\mu$  is electron mobility,  $C_{\rm ox}$  is oxide capacitance, W, and L are width and length of the cells, and  $V_{\rm gs},~V_{\rm t}$  are gate and threshold voltages, respectively), then the over-all on-resistance for the N cells connected in parallel will be

$$R_{on(-N)} = \frac{1}{\mu(C_{ox}(V_{gs} - V_{t})W \times N/L)}$$
 2.14

 $R_{\text{on}(-N)}$  is smaller than the individual  $R_{\text{on}}$  by a factor of 1/N. Accordingly, the forward voltage drop and conduction

power dissipation is reduced by the same factor. Figure 2.5 presents a typical MOSFET safe operating area (SOA) curve. The curve consists of four segments, which are maximum current (A-B); maximum power (B-C); maximum voltage (C-D); and the minimum on-resistance (E-A) of the device {2}. The device should always be operated within the SOA boundaries to avoid degradation or damage.

Although connecting cells in parallel reduces power dissipation, and increases current switching capability, this increases the input capacitance of the device.

However, if square cells are used to make the device, the interconnect resistance can be controlled. In particular, its value remains constant so long as the ratio of its length to its width is unity. The interconnect resistance together with the input capacitance is responsible for gate voltage propagation delay through the interconnect; specifically, propagation delay is

t = RC 2.15

where C is the effective input capacitance, and R is the effective resistance of the interconnect.

The holes in the interconnect, which are provided to allow access to the source of each cell, will cause additional delay, probably because of reflections of the signal at the boundaries. In the following calculations,



Figure 2.5. Typical MOSFET SOA curve.

the effects of the holes have been included by incorporating them into a lumped representation of the resistance, but their boundaries have not been explicitly considered.

Otherwise, the solutions to the differential equations would be impracticably complex. Also the dependence of capacitance on time has been neglected. The results will then be correct to a first approximation.

#### CHAPTER III

### BEHAVIOR OF A POWER FET AT TURN-ON

## 3.1 The Two-dimensional Model

When the interconnect has a uniform resistivity  $\rho$ , as it does here, a gate voltage pulse introduced at point A of figure 3.1, will propagate towards point B with circular wave front (neglecting the effect of the source access holes). Each cell will see a different time dependent gate voltage before steady-state is achieved. In particular, cells nearest point A experience the highest voltage, while those nearest point B, the lowest voltage. In order to analyze the distribution of the gate voltage through the polysilicon, it is first necessary to determine the parameters affecting the speed of propagation.

## 3.1.1 The diffusion equation

The equivalent circuit of a unit cell (figure 2.1) can be represented by figure 3.2, where  $C_{\rm gd}$  is the gate-to-drain capacitance,  $C_{\rm gs}$  is the gate-to-source capacitance,  $C_{\rm ds}$  is the drain-to-source capacitance,  $R_{\rm o}$  is the on-resistance of the cell, R is the interconnect resistance, and  $Y_{\rm in}$  is the input admittance. The input admittance is given by



Figure 3.1. Top view of the interconnect.



Figure 3.2. Equivalent circuit of a unit cell.

$$Y_{in} = \frac{I_{in}}{V_{gs}} = \frac{I_a + I_c}{V_{gs}}$$

$$= j\omega C_{gs} + j\omega C_{gd}\{1 - A_{V}(\omega)\},$$
3.1

where  $A_{_{\mathbf{V}}}(\omega)$  is the amplification of the cell. If

$$A_{v}(\omega) = A_{r} + jA_{x}$$

it can easily be shown that

$$Y_{in} = j\omega C_{gd}A_x + j\omega \{C_{gs} + C_{gd} (1 - A_r)\}$$
 3.2

Before the cell starts to conduct, the amplification,  $\mathbf{A}_{_{\mathbf{V}}}(\boldsymbol{\omega})\,,$ 

is zero. Consequently, equation 3.2 can be written as

$$Y_{in} = j\omega\{C_{gs} + C_{gd}\} = j\omega C_{in}.$$
3.3

The input equivalent circuit of the cell is then simply represented by the circuit in figure 3.3. The input equivalent circuit of the entire device, is obtained by combining all the cells in the closely packed device as shown in figure 3.4.

Figure 3.4a is a two-dimensional transmission line network; the details of each node are shown in figure 3.4b. The network consists of interconnected nodes, via gate resistance R, input capacitance  $C_1$ , and inherent inductance  $L_1$ , of the individual cells. The differential equations modelled by the network are



Figure 3.3. Input equivalent circuit of a unit cell.



Figure 3.4a. Input equivalent circuit of the interconnect.



Figure 3.4b. Typical node of the interconnect.

$$\frac{\partial V}{\partial x} = -L \frac{\partial I}{\partial t} - 2rI_{x}$$
3.4a

$$\frac{\partial V}{\partial y} = -L \frac{\partial I}{\partial t} - 2rI_y$$
3.4b

$$\frac{\partial I_{x}}{\partial x} + \frac{\partial I_{y}}{\partial v} = -I_{xy}$$
3.4c

and

$$\frac{\partial V}{\partial t} = \frac{1}{2c\Delta 1} I_{xy}.$$
 3.4d

Where

$$r = \frac{R}{\Delta 1}$$
,  $L = \frac{L_1}{\Delta 1}$ ,  $c = \frac{C_1}{\Delta 1}$ , and V is gate-to-source

voltage.  $I_x$ , and  $I_y$  represent the diffusion fluxes in the x and y directions respectively.  $I_{xy}$  represents the current in the distributed capacitance, c per unit length which is assumed to be lumped at the node. Equations 3.4 can be combined to obtain

$$\frac{\partial^2 V}{\partial x^2} + \frac{\partial^2 V}{\partial y^2} = 4rc \frac{\partial V}{\partial t} + 2Lc \frac{\partial^2 V}{\partial t^2}.$$

In semiconductor materials, inherent inductance, compared to their gate resistance, is neglegible {5}. Equations 3.5 can then be simplified such that

$$\frac{\partial^2 V}{\partial x^2} + \frac{\partial^2 V}{\partial y^2} = 4rc \frac{\partial V}{\partial t}.$$

Equation 3.6 is a diffusion equation, and its solution provides the propagation characteristics of the voltage wave.

# 3.1.2 Solution to the diffusion equation

Equation 3.6 can be rewritten as

$$\nabla^2 V(x,y,t) = 4rc \frac{\partial V}{\partial t}.$$

The voltage may be expressed as the sum of a steady-state and a time-dependent solution, that is

$$V(x,y,t) = M(x,y) + U(x,y,t),$$
3.8

where M is the steady-state, and U is the transient solution. Substituting Equation 3.8 into Equation 3.7,

$$\nabla^2 M(x,y) + \nabla^2 U(x,y,t) = 4rc \frac{\partial U(x,y,t)}{\partial t}.$$
 3.9

The input voltage is a step of magnitude  $V_0$ , so that

$$M(x,y) + U(x,y,0) = 0$$
 3.10

and

$$M(0,0) + U(0,0,t) = V_0.$$
 3.11

Because the edges of the interconnect are metal stripped, the electric fields are set to zero at the device boundaries.

$$\nabla_{\mathbf{x}} M(\mathbf{L}, \mathbf{y}) + \nabla_{\mathbf{x}} U(\mathbf{L}, \mathbf{y}, \mathbf{t}) = 0$$
3.12a

$$\nabla_{\mathbf{V}} M(\mathbf{x}, \mathbf{y}) + \nabla_{\mathbf{V}} U(\mathbf{x}, \mathbf{L}, \mathbf{t}) = 0, \qquad 3.12b$$

where L is one side of the device. When the voltage in the interconnect reaches steady-state, the transient solution, U(x,y,t), and its derivative must vanish. Thus Equation 3.9 reduces to

$$\nabla^2 M(x,y) = 0,$$

with the boundary conditions

$$M(0,0) = V_0$$
 3.14a

and

$$\nabla_{\mathbf{x}} M(\mathbf{L}, \mathbf{y}) = 0; \quad \nabla_{\mathbf{y}} M(\mathbf{x}, \mathbf{L}) = 0.$$
 3.14b

For a uniformly distributed array, an input signal introduced at a corner gate will propagate as a circular wave, that is the wavefront will be a function of radius only. Equation 3.13 can be written as

$$\frac{\partial^2 M(x,y)}{\partial x^2} + \frac{\partial^2 M(x,y)}{\partial y^2} = 0;$$
3.15

letting R =  $\sqrt{(x^2 + y^2)}$ , Equation 3.15 can be written

$$\frac{\mathrm{d}^2 M}{\mathrm{d}R^2} + \frac{1}{R} \frac{\mathrm{d}M}{\mathrm{d}R} = 0,$$

and rewritten as

$$\frac{d}{dR}(R\frac{dM}{dR}) = 0.$$

Solving for M,

$$\frac{dM}{dR} = \frac{C_2}{R}, \text{ or } M = C_2 \ln R + C_1.$$
 3.17

Finally,

$$M(x,y) = C_2 \ln \sqrt{x^2 + y^2} + C_1.$$
 3.18

To evaluate Equation 3.18, the conditions given in Equations 3.14a and 3.14b are employed. The first condition determines the constant  $C_1$ . The second condition sets  $C_2$  equal to zero. Hence the solution to Equation 3.13 is  $M(\mathbf{x},\mathbf{y}) = V_0 \qquad \text{(steady-state solution)}. \qquad 3.19$ 

It follows from Equation 3.9, and 3.10 that

$$\nabla^2 U(x,y,t) = 4rc \frac{\partial U(x,y,t)}{\partial t},$$
 3.20

with boundary conditions

$$\nabla_{\mathbf{x}} \mathbf{U}(\mathbf{L}, \mathbf{y}, \mathbf{t}) = 0, \qquad \nabla_{\mathbf{y}} \mathbf{U}(\mathbf{x}, \mathbf{L}, \mathbf{t}) = 0.$$
 3.21

Initial condition

$$U(x,y,0) = -V_{Q},$$
 3.22

because the sum of the initial conditions for steady-state and transient-state must add up to zero. Since Eq. (3.20) has homogeneous boundary conditions, the solution can be obtained by using separation of variables, so that

$$U(x,y,t) = \sum_{m=odd}^{\infty} C_m e^{\frac{-(m^2 \pi^2 t)}{32 \text{rcL}^2}} \sin(m \pi \frac{\sqrt{(x^2 + y^2)/2}}{2L}).$$
 3.23

The coefficients  $C_{\rm m}$  are obtained by integrating Equation 3.15 over the limits of the polysilicon. However, since the

gate voltage within the holes is zero, the total integral must be reduced by the contribution due to those holes which are distributed uniformly throughout the entire interconnect. In that case, the  $C_{\rm m}$ , can be expressed as

$$C_{\rm m} = -\frac{4V_{\rm O}}{\pi m}, \qquad 3.24$$

so that

$$U(x,y,t) = \sum_{m=odd}^{\infty} -\frac{4V_o}{\Pi m} e^{\frac{-(m^2 \pi^2 t)}{32 r c L^2}} \sin(m \Pi \frac{\sqrt{(x^2 + y^2)/2}}{2L}). \quad 3.25$$

But

$$V(x,y,t) = M(x,y) + U(x,y,t), \qquad 3.26$$

so that, the complete solution to Equation 3.7 is

$$V(x,y,t) = V_0 \left(1 - \frac{4}{\pi} \sum_{m=\text{odd}}^{\infty} \frac{1}{m} \text{Sin}(m \Pi \frac{\sqrt{(x^2 + y^2)/2}}{2L}) e^{\frac{-(m^2 \pi^2 t)}{32 \text{rcL}^2}}\right). \quad 3.27$$

The right-hand side of Equation 3.27 contains the steady-state and transient solutions, respectively, of the diffusion equation, subject to the boundary conditions.

# 3.2 Determination of the Threshold Voltage

Before a Power MOSFET can turn on, its gate voltage must reach a minimum voltage, its threshold value. The gate electric field induces charge into the conducting channel, so that current can flow. Figure 3.5 shows the



Energy bands at the oxide/semiconductor interface as the gate voltage increases. Figure 3.5.

energy bands at the oxide/semiconductor interface as the gate voltage increases. The gate voltage  $V_{\bf q}$ , can be

expressed as {6}

$$V_{g} = V_{fb} + \Phi_{s} - \Phi_{B}/C_{ox}, \qquad 3.28$$

where

$$C_{ox} = \varepsilon_{si0_2}/t_{ox}$$

is oxide capacitance,

 $\Phi_{_{\mathbf{S}}}$  is the surface potential, and

$$V_{fb} = -0.55 + \Phi_{FP} - qN_f/C_{ox}$$
 3.30

is the flat band voltage. The charge  $\Phi_{\mbox{\scriptsize R}}\mbox{,}$  in the channel is

$$\Phi_{\rm B} = -\sqrt{2q{\rm Nd}\epsilon_{\rm Si}(2|\Phi_{\rm FP}| + V_{\rm dS})}, \qquad 3.31$$

where Nd is the substrate donor density and  $\rm V_{ds}$  is the drain-source voltage. At the threshold voltage, the surface potential  $\Phi_{\rm S}$  becomes approximately twice the bulk

potential,  $\Phi_{\mbox{FP}}$ , so that Equation 3.28 can be re-written as

$$V_t = -0.55 + \Phi_{FP} - 2qN_f/C_{ox} + 2|\Phi_{FP}| + \sqrt{2qNd\epsilon_{si}(2|\Phi_{FP}| + V)}/C_{ox}.$$
 3.32

When the gate voltage satisfies equation (3.32), the channel begins to conduct, that is, current can flow from the source across the channel to the drain when a drain-source is applied.

# 3.3 Application of the Model

When a voltage probe is supplied to the gate of the device, it begins to propagate through the polysilicon interconnect at a speed determined by the input capacitance and interconnect resistance. Because of gate voltage propagation delay, different parts of the interconnect will be at different voltages prior to steady-state. All the cells in a FET made using equal input capacitance values for each cell, have the same threshold voltage; as a result, cells near the gate electrode reach threshold voltage and start conducting before others more remote. However, all the cells can be made to turn on simultaneously by alteration in the process technology (see discussion in chapter IV).

Threshold voltage depends on {6}

- the difference between the work functions of the gate and the substrate semiconductor;
- both mobile and fixed charges in the insulator and at the semiconductor-oxide interface;
- the doping concentrations of various layers,
   particularly the lightly doped drain layer.

Of these three factors, the threshold voltage is most heavily influenced by the doping concentration, Nd (Equation 3.32).

If the threshold voltage of each cell is established at

a value equal to that predicted by Equation 3.27, the cells can be made to turn on more or less simultaneously. At the present a power FET (built by Siliconix) consists of about 33124 cells; the size of each is  $28\mu$  by  $28\mu$ . Using these figures, and the resistivity and capacitance per unit length in chapter II, an algorithm and a written program, D2power, have been developed for predicting the gate voltage required at each node for simultaneous turn-on. The program and its use are described in Appendix A; the results of its application are described in chapter IV.

#### CHAPTER IV

### RESULTS AND DISCUSSION

The continuous model developed in chapter III has been applied to obtain predicted values of the gate voltage, capacitance values, and substrate doping levels required for simultaneous turn-on of a square array of the power MOSFET. The times required for individual nodes to reach threshold voltages, using equal input capacitance values, have been calculated. Also, threshold voltage of individual nodes, using a modified technology in which the substrate doping level is varied as a function of position, have been determined. Inasmuch as the suggested modification is impractical to implement in its entirity, a reasonable procedure for varying the substrate resistivity would be to adjust the doping level in bands across the device, perhaps by ion implantation. This would not, of course, meet the requirements for simultaneous turn-on as the necessary condition would not have been fully implemented, but considerably enhanced switching speeds would be obtained.

In addition, simulation for the discrete nodel analysis, using a SPICE2 program, was obtained for comparison with the continuous model (for a manageable array

- size). Finally, an experimental simulation was performed using a lumped RC network representation for the present and suggested device capacitance distributions. These calculations and measurements had a two-fold objective:
  - the time required for the first cell to reach an arbitrarily designated threshold voltage (in this case 2 volts), when a 2 volt signal was applied; and
  - 2. distribution of the voltage throughout the network at that time.

A nine-by-nine array of resistors and capacitors was constructed on a double-sided copper-clad printed circuit board; one side was used as circuit common. In order to minimize strays, connections were made as short as laboratory conditions permitted. The arrangement of those components were illustrated in figure 3.4. The resistors formed a two-dimensional network, as seen from the circuit side of the board, and capacitors were fixed between each node and common.

# 4.2 Experimental measurements

The signal was introduced to the network at one of its four corners (figure 4.1); a Tektronik 7834 oscilloscope, with a 7A19 plug-in amplifier, a 7A18 time-delay unit, and a p6056 probe, were used in the measurements. A Systron-Donner 101D pulse generator provided a train of



Figure 4.1. Experimental setup.

pulses, 2 volts in magnitude, with a rise time of 10 nanoseconds at a repetition rate of 10 kHz.

The threshold voltage of the first cell was chosen to be 2 volts. The voltages of interest of the other cells were specified to be their respective threshold voltages according to the proposed changes. Although the oscilloscope mainframe and amplifier were fast enough to obtain data at values of resistance and capacitance comparable to those in actual devices, it was not possible to obtain capacitors with those values. To circumvent this problem, the simulation circuits were scaled up in size by a factor of 1000. This permitted a simulation in which lumped resistance was not affected, but equivalent capacitances fell in range of practically obtainable values. As a result, the speed of propagation of the signal was slowed down.

Although a rectangular pulse was used as the circuit excitation, the capacitive load slowed down the rise-time of the signal; in the SPICE2 simulation, it was necessary that the input signal be piece-wise linearized. In general, the shape of the input signal influenced its speed through the network. The voltage measurements demonstrated a symmetrical signal spread, verifying the assumption, employed in the model, that the voltage waveform propagation is a circular front.

## 4.3 SPICE simulation

SPICE2 {7} is a standard circuit simulation program originally designed to analyze integrated circuits, but used for a large variety of discrete circuits. It has optional features, selected by using option cards for setting program control commands for specific simulation of DC, AC, and transient simulations. The SPICE2 program is flexible, and permits a number of calculations to be performed. The program used to calculate the nodal voltages of a nine by nine array is listed in Appendix B. The arrangement and values of the components are as described in Section 4.1.

In this work, transient voltages were to be obtained, and a transient card was used to specify computing intervals and step size. The initial simulation used a rectangular pulse with a linear rise time equal to the time required for the first node to reach 2 volts. In this case, the node voltages were found to be lower than those determined by experiment and predicted by the continuous model. When the signal fed into the network was piecewise linearized, corresponding to the actual input pulse observed experimentally, the results compared well with those obtained experimentally and predicted by the model.

## 4.4 Results

Samples of the results of the application of the continuous model, the SPICE2 simulation, and the

experimental measurements for a nine-by-nine array of discrete elements, are tabulated in Tables 4.1 and 4.2. Table 4.1 contains nodal voltages for a network of equal capacitances (in this case 114 pF), corresponding to present technology, PTECH. Table 4.2 is a tabulation of nodal voltages for specified bands of capacitance values, corresponding to suggested technology. Complete results of the nine-by-nine array as predicted by the continuous model for the present and modified technology are given in Appendices C and D, respectively.

The dots and the corresponding numbers, in figure 4.2, give the relative positions and the predicted gate voltages of the cells, respectively, at the time the first cell reaches 2 volts. The curves in figure 4.2 confirm that the gate signal propagates circularly down the simulated interconnect. This is a result of the array having uniformly distributed resistors and circularly distributed capacitances; the capacitance values vary from 114 pF to 112 pF, according to the prediction of the continuous model (Appendix D).

Figure 4.3 shows the voltage drops along the edge of the network (data taken from the first column) as determined by PTECH. The voltage difference is most pronounced between the first and second nodes, and continues to decrease away from the signal input point. Although the three curves are

TABLE 4.1

Sample nodal voltages, in volts, of a nine-by-nine array corresponding to the present technology (C=114 pF).

| CELL # MODEL       SPICE2       EXP       MODEL       SPICE2       EXP         1       2       2       1.907       1.913       1.911         2       1.907       1.913       1.911       1.885       1.879       1.879         3       1.863       1.862       1.863       1.845       1.847       1.837         4       1.827       1.829       1.826       1.813       1.821       1.816         5       1.801       1.806       1.800       1.791       1.802       1.795         6       1.783       1.789       1.784       1.778       1.787       1.779         7       1.773       1.777       1.779       1.770       1.774       1.774 |                                      | FIR                                                     | ST ROW                                                  |                                                         | SECON                                                       | D ROW                                                       |                                                             |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|---------------------------------------------------------|---------------------------------------------------------|---------------------------------------------------------|-------------------------------------------------------------|-------------------------------------------------------------|-------------------------------------------------------------|
| 8 1.771 1.769 1.768 1.768 1.768 1.763<br>9 1.769 1.766 1.763 1.766 1.764 1.761                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8 | 2<br>1.907<br>1.863<br>1.827<br>1.801<br>1.783<br>1.773 | 2<br>1.913<br>1.862<br>1.829<br>1.806<br>1.789<br>1.777 | 2<br>1.911<br>1.863<br>1.826<br>1.800<br>1.784<br>1.779 | 1.907<br>1.885<br>1.845<br>1.813<br>1.791<br>1.778<br>1.770 | 1.913<br>1.879<br>1.847<br>1.821<br>1.802<br>1.787<br>1.774 | 1.911<br>1.879<br>1.837<br>1.816<br>1.795<br>1.779<br>1.774 |

TABLE 4.2

Sample nodal voltages, in volts, of a nine-by-nine array corresponding to the modified technology (C=114 pF to 112 pF).

|                                                   | FIRST                                                                                | ROW                                                                                 |                                                                                   | SECO                                                                          | OND RO                                                                         | W                                                                            |
|---------------------------------------------------|--------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|-------------------------------------------------------------------------------|--------------------------------------------------------------------------------|------------------------------------------------------------------------------|
| CELL<br>1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9 | # MODEL<br>2<br>1.909<br>1.867<br>1.833<br>1.807<br>1.790<br>1.781<br>1.778<br>1.777 | SPICE2<br>2<br>1.915<br>1.865<br>1.833<br>1.810<br>1.793<br>1.781<br>1.774<br>1.771 | EXP.<br>2<br>1.911<br>1.868<br>1.832<br>1.811<br>1.795<br>1.784<br>1.774<br>1.768 | MODEL<br>1.909<br>1.888<br>1.849<br>1.820<br>1.798<br>1.785<br>1.779<br>1.776 | SPICE2<br>1.915<br>1.882<br>1.850<br>1.825<br>1.806<br>1.791<br>1.779<br>1.772 | EXP.<br>1.910<br>1.884<br>1.852<br>1.826<br>1.805<br>1.789<br>1.779<br>1.774 |



Figure 4.2. Propagation of the gate signal down the interconnect.



Noffage (volts)

Figure 4.3. Node voltages along the edge of the network (present technology).

not exactly the same, their maximum difference at any cell is less than 0.8%.

The voltage values plotted in figure 4.4 are taken from along the edge of the network which incorporates the proposed changes. Basically the behavior of the signal is similar to that in figure 4.3. According to the proposed changes, however, the capacitance values of the network vary from 114 pF to 112 pF, as opposed to the present technology whose capacitance values are constant and equal to 114 pF.

As a result, higher nodal voltages are obtained in figure 4.4 than in 4.3. Data obtained within the array by the modified technology are plotted in figure 4.5. The propagation delay within the network appears to be less pronounced than along the edges, probably because the gate signal along the edges is at the boundary, whereas an interior cell is surrounded by an array.

In general, the results are in good agreement.

Variation between the data obtained from the model, the SPICE2 simulation, and the measurements is less than 1% for the entire array; which means, the model is a useful tool for predicting values of certain parameters.

Figure 4.6 shows how the voltage rises with time at arbitrarily chosen nodes of the array as predicted by the continuous model; in this case, voltages at nodes 1, 2, 3, 4, and 81 are shown. Before a steady-state is attained,



Node voltage along the edge of the array when the proposed changes are implemented. Figure 4.4.



Figure 4.5. Node voltage within the array. The proposed changes are taken into account.



Figure 4.6. Voltage rise predicted by the model at

each node has a different gate voltage. The voltage at the first node rises fastest to reach the threshold voltage, and the voltage at the eighty-first node rises most slowly because of the distributed character of the array. When the input capacitance values of the network, EICN, are kept constant, cells near the input capacitance electrodes turn-on before those which are remote. Figures 4.7 and 4.8 show voltage rise, as determined by the SPICE2 simulation and the experimental measurements, respectively, at the same nodes as in figure 4.6 for comparison. Propagation effects appear here also, but these are not as important, inasmuch as the turn-on voltage of each cell decreases with distance.

In figure 4.9, the curve marked "pretech" gives the exact times when the nodes reach the threshold voltage (in this case 2 volts) within the EICN. The lower curves in figure 4.9 show the voltage at each node when the time the first node reaches 2 volts, according to the modified technology. If the respective threshold voltages at these nodes are set equal to those values (figure 4.9), the entire device will turn-on at the same time. In figure 4.10, the capacitances as a function of distance from the input point, A, (figure 3.1) required for these threshold voltages, is shown. The capacitive values decrease monotonically from point A to point B. In figure 4.11 the propagation of



Voltage rise predicted by SPICE2 at arbitrarily chosen nodes of the network. Figure 4.7.



Figure 4.8. Experimentally observed voltage rise at different nodes of the array.



Switching time (msec.)

Figure 4.9. Switching times at arbitrarily chosen nodes of the array.



Capacitance (pF)

Figure 4.10. Proposed capacitance as a function of position.



Figure 4.11. Node voltages within the proposed array for rectangular and piecewise linearized excitations.

Voltage (volts)

piecewise linearized and rectangular signals across the proposed array are compared. The measured nodal voltages indicate that the piecewise linearized signal is faster than the rectangular signal.

#### CHAPTER V

#### CONCLUSIONS

The propagation of the gate voltage through the interconnect before the steady-state, has been analyzed. It has been confirmed that, as a result of the signal propagation delay during the transition period, each cell experiences a different gate voltage. According to the present technology, this causes some cells to turn-on before the others, which results in non-uniform drain current distributions and possible damage to the device. We propose that by adjusting the doping concentration of the lightly doped drain region, as demonstrated by the model, it would be possible for all the cells to reach their respective threshold voltages at the same time. The validity of the predictions of the model in the case of the voltages in the simulated device was demonstrated by comparison with the results from a SPICE2 program and experimental measurements. The results obtained in this work indicate that the developed model can be a useful tool for modifying the present power MOSFET technology to meet the requirements of enhanced turn-on.

#### LIST OF REFERENCES

- 1. Portnoy, W. M., "Computer-aided analysis of gate propagation effects in power MOSFETs," private conversation, 1986.
- 2. MOSPOWER APPLICATIONS HANDBOOK, Siliconix Incorporated, 1984.
- 3. Hower, P. L., and Geisler, M. J., "Comparison of various source-gate geometries for power MOSFETs," <a href="IEEETrans.on Electron Devices">IEEE Trans.on Electron Devices</a>, vol. 9, pp. 1098-1101 (1981).
- 4. Rhoderick, E. H., <u>Solid State Devices 1983</u>. The Institute of Physics, Bristol and London, 1983.
- 5. Colclaser, R. S., and Diehl-Nagle, S., <u>Materials and Devices for Electrical Engineers and Physicists</u>.

  McGraw-Hill Book Company, New York, 1985.
- 6. Glasser, A. L., <u>The Design and Analysis of VLSI Circuits</u>. Addison-Wesley Publishing Company, Massachusetts, 1985.
- 7. Nagel, L., "SPICE2: A computer program to simulate semiconductor circuits," <u>Tech. Rep. UCB ERL-M250</u>, <u>Univ. of California</u>, <u>Berkeley</u>, May 1975.
- 8. Kendall, J. D., "A two-dimensional analytical threshold voltage model for MOSFETs with arbitrarily doped substrates," <u>IEEE Electron Device Letters</u>, vol. 7, pp. 401-403 (1986).
- 9. Chenming, H., and Min-Hwa, C., "Optimum design of power MOSFETs," <u>IEEE Trans on Electron Devices</u>, vol. 12, pp. 1693-1700 (1984).
- 10. Plummer, J. D., and Sun, S. C., "Modeling of the on-resistance of LDMOS, VDMOS, and VDOM power transistors," <a href="IEEE Trans.">IEEE Trans.</a> on Electron Devices, vol. 2, pp. 356-367 (1980).

- 11. Micheal, S. A., and Westbrook S., "Power semiconductor switching devices a comparison based on inductive switching," <a href="IEEE Trans.on Electron Devices">IEEE Trans</a>. on Electron Devices, vol. 6, pp. 947-952 (1982).
- 12. Miller, G. J., "Study of the input and reverse transfer capacitance of vertical MOS transistors," <a href="IEEE Trans.on Electron Devices">IEEE Trans</a>. on Electron Devices, vol. 10, pp. 1344-1347 (1983).
- 13. Wilson, P. R., "Depletion layer and capacitance calculations for Gaussian diffused junctions," <u>Solid State Electronics</u>, vol. 12, pp. 1-12 (1969).
- 14. Franz, F. A., and Franz, G. A., "BAMBI A design model for power MOSFETs," <u>IEEE Trans. on Computer Aided Design</u>, vol. 3, pp. 177-189 (1985).
- 15. Tzu-Mu, L., and Mead, C., "Signal delay in general RC networks," <u>IEEE Trans. on Computer Aided Design</u>, vol. 4, pp.3 31-349 (1984).
- 16. Photonotarios, E. N., "Theory of nonuniform RC lines," part I, <u>IEEE Trans. on Circuit Theory</u>, vol. 1, pp. 2-12 (1967), and Part II, <u>IEEE Trans. on Circuit Theory</u>, vol. 1, pp. 13-20 (1967).
- 17. Rubinstein, J., and Penfield, P., "Signal delay in RC tree networks," <u>IEEE Trans. on Computer Aided Design</u>, vol. 3, pp. 202-210 (1983).
- 18. Mancini, P., "CAD-Oriented non-quasi-static approach for the transient analysis of MOS ICs," <u>IEEE Journal of Solid State Circuits</u>, vol. 5, pp. 827-835 (1986).
- 19. de Cogan, D., "The calculation of temperature distribution in punch through structures during pulsed operation using the transmission line modelling (TLM) method," J. Phys. D: Appl. Phys., vol. 15, pp. 1979-1990 (1982).
- 20. Lex, A. A., "The inverse-narrow-width effects," <u>IEEE</u> <u>Electron Device Letters</u>, vol. 7, pp. 419-421 (1986).
- 21. Mong-Song, L., "Inverse-layer capacitance and mobility of very thin gate-oxide MOSFETs," <u>IEEE Trans. on Electron Devices</u>, vol. 3, pp. 409-413 (1986).
- 22. de Cogan, D., "A two-dimensional transmission line matrix model for heat flow in power semiconductor," J. Phys. D: Appl. Phys., vol. 18, pp. 507-516 (1985).

- 23. Lottse, M. A., "Computer graphics for transient fields," <u>IEEE Trans. on Education</u>, vol. 1, pp. 64-68 (1977).
- 24. Plummer, J. D., "Trade off between threshold voltage and breakdown in high-voltage double-diffused MOS transistors," <u>IEEE Trans. on Electron Devices</u>, vol. 11, pp. 1325-1327 (1978).
- 25. James, B. K., "Turn-off transients in circular geometry MOS pass transistors," <u>IEEE J. Solid State Circuits</u>, vol. 5, pp. 837-844 (1986).
- 26. Akhtarzad, S., "Generalised elements for transmission line matrix method of numerical analysis," <a href="Proc. IEE">Proc. IEE</a>, vol. 122, pp. 1349-1352 (1975).
- 27. Akhtarzad, S., "Solution of Maxwell's equation in three space dimensions and time by the transmission line matrix method of numerical analysis," <a href="Proc. IEE">Proc. IEE</a>, vol. 122, pp. 1344-1348 (1975).
- 28. Toyabe, T., "A numerical model of avalanche breakdown in MOSFETs," <u>IEEE Trans. on Electron Devices</u>, vol. 7, pp. 825-832 (1978).
- 29. Dennard, R. H., "Design of ion implanted MOSFETs with very small physical dimensions," <u>IEEE J. Solid State Circuits</u>, vol. 5, pp. 256-268 (1974).
- 30. Siegfried, S. et al., "MINIMOS A Two-dimensional MOS transistor analyser," <u>IEEE Trans. on Electron Devices</u>, vol. 8, pp. 1540-1549 (1980).
- 31. Larry, C. A., <u>Elementary Partial Differential Equations</u> with <u>Boundary Value Problem</u>. University of Central Florida, 1986.
- 32. Blicher, A., <u>Field-Effect</u> and <u>Bipolar Power Transistor</u> Physics. Academic Press, New York, 1981.
- 33. Chirlian, M. P., <u>Integrated and Active Network Analysis</u> and <u>Synthesis</u>. Prentice-Hall, Inc., New Jersey, 1967.
- 34. Ghansi, S. M., <u>Introduction to Distributed-Parameter Networks with Application to Integrated Circuits</u>. Rinehart and Winston, Inc., New York, 1968.
- 35. Turan, G., <u>Electric Power Distribution System</u>
  <u>Engineering</u>. McGraw-Hill Book Company, New York, 1986.

- 36. Jackson, J. D., <u>Classical Electrodynamics</u>. John Wiley and Sons, New York, 1962.
- 37. Sze, S. M., Physics of Semiconductor Devices. John Wiley and Sons, New York, 1981.
- 38. Kenneth, B., "The optimization of on-resistance in vertical DMOS power devices with linear and hexagonal surface geometries," <u>IEEE Trans. on Electron Devices</u>, vol. 1, pp. 75-80 (1984).
- 39. Hee-Gook, L., and Dutton, R., "Two-dimensional low concentration Boron profiles modeling and measurement,"

  <u>IEEE Trans. on Electron Devices</u> vol. 10, pp. 1136-1147

  (1986)

#### APPENDIX A

## D2POWER PROGRAM

D2power program was developed to simulate the process of signal propagation down the interconnect. The algorithm was based on Equation 3.27, and polysilicon was invisaged as the interconnect material.

When running the program, specific questions appear on the screen which allow the following options:

- Determination of the distribution of the voltage throughout the interconnect.
- 2. Examination of the voltage rise time at different points of the polysilicon.
- 3. Obtaining information about the doping concentration of lightly doped drain region and the corresponding threshold voltage of each cell.

Below is a complete list of the program

```
INPUT "GIVE THE DIMENSION OF THE ARRAY "; CE
10
   DIM R(30, CE ) , VK(30, CE )
20
    REM IF CE=9 AND C=VARAIBLE THEN T=2100E-9, KY=. 39, AND KX=. 38
    INPUT "TO ANALYSE VOLTAGE AS A FUNCTION OF TIME Lype...3 "; MS
   IP M5 (> 3 THEN 120
50
   INPUT " GIVE CO-ORDINATES OF THE CELL, CO-ORDINATE... X= "; X1
60
70
    INPUT "
                  CO-ORDINATE ..... Y= "; Y1
    IF PL=0 THEN X1=.5
80
                           : IF PL=0 THEN Y1=.5
    IF PL=0 THEN 140
90
100 INPUT" GIVE PRINTING TIME INTERVALS OF VK VALUES....t= "; ST
110 INPUT " STARTING FROM TIME .... t= "; TI : GOTO 280
120 INPUT "NUMBER OF COLUMNS TO BE PRINTED ARE .... "; X1
130 INPUT "NUMBER OF CELLS IN A COLUMN TO BE PRINTED ARE..."; Y1
140 INPUT" GIVE THE COEFFECIENT OF Y... Ky= "; CY : REM CONTROLS THE ALGORITHM
150 INPUT"GIVE THE COEFFICIENT OF X...Kx= "; SX : REM CONTROLS THE ALGORITHM
160 REH
170 NI=1.45E+16 : ESI=1.04E-10 : SIO = 3.45E-11
180 TOX = .0000001 : K1=1.38E-23 : Q2=1.602E-19 : PI=3.1415926
190 NZ = 2.963E+22 : T1 = 300 : NF = 1.5E+15 : W=.000028
200 INPUT "GIVE switching time of cell # 1... TI = "; TI
                                                           : PRINT
210 INPUT "IF CAPACITANCE VALUE IS CONSTANT TYPE....2
220 IF KB (> 2 THEN 250
230 INPUT" GIVE THE CAPACITANCE VALUE ... C= "; PP
240 INPUT" GIVE ANOTHER CAPACITANCE VALUE or press return... C= "; P9
250 PRINT: PRINT "PROGRAM D2POWER IS WRITTEN TO CALCULATE THE"
260 PRINT "VALUE OF THE THRESHOLD VOLTAGE OF EACH CELL "
270 PRINT "
                   FOR A 2-DIMENSIONAL MODEL
280 REM
290 KY=CY
            : XX=SX
300 FOR X=.5 TO X1
310 IP X=1.5 THEN KX=.51
320 POR Y=. 5 TO Y1
330 IF Y=. 5 THEN NA= NZ
340 IF Y=1.5 THEN NZ= NA
               : PM= 0
350 V3=0
360 QF=-K1*T1*LOG(NA/NI)/Q2
370 QB=-SQR(2*Q2*NA*ESI*(ABS(2*QF)))
380 CX=SIO/TOX
390 QM= -. 55
400 VP=QH - Q2*NF/CX
410 VT = VF + 2*ABS(QF) - QB/CX
420 REM ..... CALCULATION OF R
430 W= .000028 : RO= .000015 : P= .000014
440 S= .000014 : TP= .0000005
450 R1 = R0*P/(2*W*TP) : R4 = R1
460 R2 = 2*R0*S/(P*TP) : R3 = R2
470 RW= R1 + R4 + R2*R3/(R2+R3) : R = RW/W
480 REM ... CALCULATION OF CAPACITANCE C
490 LC- .000003 : TX= .000001
500 COX= 3.3645E-11 : PI=3.1415926#
510 C1= ((S+2*.0000005) ^2-S^2) ^COX/TOX
520 C3= ((S + 2*LC) ^2 - S^2) ^COX/TOX
530 C4 = P^2 \times COX/TX
540 \text{ A4} = (\text{W}^2 - (\text{S} +2 \times \text{LC})^2)
550 C5 A4 COX/TOX
560 C6= SQR(Q2*ESI*NA/(ABS(2*QF)+50))*A4
570 \text{ C7} = \text{C5} \times \text{C6} / (\text{C5} + \text{C6})
580 \text{ CIN} = C1 + C3 + C4 + C7
```

```
590 C=CIN/H : IF CE=9 AND KB <> 2 THEN C=1000*C : R=45/H
600 IF PM > 0 THEN 1130
610 IF KB (> 2 THEN 630
620 C = PP/W : R = 4G/W
630 R(X, Y) = R/((1+KY*Y/CE)*(1+KX*X/CE))
640 KY=1.01*KY
650 IF X=.5 THEN KY=1.01 AKY
660 IF X = .5 AND Y = .5 THEN R(X, Y) = R
670 IF CE=9 AND Y > 2
                         AND P9 (> O AND KB=2 THEN C=P9/W
680 TC= R(X,Y) \star C
                         : TS=P1 2*TI
690 IF M5 <> 3 THEN 730
700 IF X >> X1 AND Y <> Y1 THEN 730
710 FOR N=TI TO
                    1E+15
                              STEP ST
720 TS= PI 2*N
730 TH= 32*(H*CE) 2*TC
740 MK = 0
750 FOR M= 1 TO 100000!
760 CP= PI*SQR((X^2 + Y^2)/2)
770 CJ=SIN((2*M-1)*CP/(2*CE))
780 NP= (2^{+}M-1)^{2}TS/TW
                             : EX = EXP(-NP)
790 IF EX= 0 THEN 840
800 CK= CJ^*EX/(2^*M-1)
810 MK = MK + CK
820 NEXT H
830 REM
840 IF M5=3 AND Y=Y1 AND X=X1 THEN 1220
850 VO-2
860 VK(X, Y) = V0*(1-4*MK/PI)
870 IF Y=. 5 THEN 1070
880 IF PZ=0 THEN KA=KY : IF PZ=0 THEN KR=KX
                                                    : PZ = PZ + 1
890 IF VK(X, Y) \rightarrow VK(X, Y-1) AND KY \rightarrow .2 THEN KY = .97 \times KY
900 IF VK(X, Y) > VK(X, Y-1) AND KY <= .22 THEN KX=.98*KX
910 IF VK(X,Y) \rightarrow VK(X,Y-1) THEN 610
920 IF X=. 5 THEN 1070
930 IF VK(X,Y) \rightarrow VK(X-1,Y) AND KY \rightarrow .2 THEN KY = .97 * KY
940 IF VK(X,Y) > VK(X-1,Y) AND KY <= .22 THEN KX=.98*KX
950 IF VK(X,Y) > VK(X-1,Y) THEN GOTO G10
960 V1=VK(X,Y-1) - VK(X,Y) : V2=VK(X-1,Y-1)-VK(X-1,Y)
970 IF V1 > V2
                    AND Y+. 5 = Y1 THEN KY=1.012*KY
980 IF V1 > V2 AND KX < . 23
                                       THEN KX=1.01 KX
990 IF V1 > V2 + 0003 AND Y+ 5 = Y1 THEN 610
1000 IF Y+. 5=Y1 THEN 1060
1010 IF VK(X, Y) \leftarrow VK(X-1, Y) AND Y+. 5=Y1 THEN 1060
1020 V3 = (VK(X-1, Y) + VK(X-1, Y+1))/2
1030 IF VK(X,Y) > V3 AND KY > .18 THEN KY=.97 ^{\wedge} KY
                        AND KY ( . 22 THEN KX=. 98 KX
1040 IP VK(X,Y) \rightarrow V3
1050 IF VK(X,Y) \rightarrow V3 AND KX \rightarrow .18 THEN GOTO 610
1060 KN=KY
               : KY = KA : KX = KR : PZ = 0
1070 IF X= .5 AND Y= .5 THEN VK(X, Y) = VO
1080 IF X \langle \rangle . 5 AND Y=. 5 THEN VK(X, Y) = VK(Y, X)
1090 PRINT
1100 PM= PM +1
1110 IF KD= 2 AND M5 <> 3 THEN 1350
1120 IP H5=3
                THEN 1360
        VK(X, Y) > VT THEN NA=NA+GE+17
1130 IF
1140 IF VK(X, Y) > VT THEN 1180
1150 IF ABS(VT - VK(X,Y)) ( = .00008 THEN 1190
1160 IF ADS(VT - VK(X, Y)) > .001 THEN NA = NA - 2E+19
```

```
1170 IF ABS(VT - VK(X, Y)) ( .001
                                        THEN NA = NA - 7E+17
1180 GOTO 360
1190 N1 = NA*.000001 : CA = C*W : TT = T0X*100!
1200 PRINT"Vk("X+.5", "; Y+.5") = "; VK(X, Y)"; Vt = "; VT"; Na = "; N1" ; C = "; CA
1210 IF Y \langle \rangle . 5 THEN NA = NA - GE+17
1220 IF KB <> 2 THEN 1360
1230 VO= 2
1240 \text{ VK}(X, Y) = \text{VO*}(1-4*\text{MK/PI})
1250 IF X=. 5 AND Y=. 5 AND PL=0 THEN VP=V0 - VK(X, Y)
1260 IP X=. 5 AND Y=. 5 AND PL=0 THEN VK(X, Y) = VO
1270 PRINT: PRINT" VK("; X+.5", "; Y+.5") ="; VK(X, Y)"; T="; N"; C="; C*W
1280 PL= PL +1
1290 IF VK(X,Y) + VP> = 1.99999 OR VK(X,Y) = 2 THEN 1310
1300 NEXT N
1310 PRINT: PRINT" TO PLOT ANOTHER CELL TYPE.... 8 " : PRINT
1320 INPUT " PL=..."; PL
1330 IF PL= 8 THEN 60
1340 IF PL <> 8 THEN 1400
1350 IF KB= 2 THEN PRINT "Vk("; X+.5", "; Y+.5") ="; VK(X, Y)"; C="; C^H"
1360 NEXT Y
1370 KY=SX
               : KX=SX
                         X = "; (X+1.5)
1380 PRINT: PRINT "
1390 NEXT X
                         END "
1400 PRINT : PRINT"
1410 END
```

# APPENDIX B SPICE2 PROGRAM LISTING

```
POWR FET EQUIVALENT CIRCUIT
.WIDTH IN=72
.OPTION LIMPTS=500
 *VIN 96 0 PULSE(0 2 050NS50NS50NS 2960NS)
VIN 96 0 PWL(0 0 .1U 1.2 .6U 1.55 1.1U 1.7 1.6U 1.83 2.1U 2)
*VIN 96 0 EXP(0 2 0 2.5US 2US 2.5US)
*DC VIN 0 2 0.1
.TRAN 25NS 5900NS
                 .00001
RS
    96
           1
Rl
      1
           2
                  50
                  50
R2
      2
           3
R3
      3
           4
                  50
           5
                   50
R4
      5
           6
                  50
R5
           7
                  50
R6
      6
R7
      7
           8
                   50
R8
      8
           9
                   50
R9
      10
           11
                   50
R10
           12
                   50
      11
                   50
      12
           13
R11
R12
      13
           14
                   50
                   50
           15
R13
      14
                   50
R14
      15
           16
R15
      16
           17
                   50
                   50
 R16
       17
            18
       19
            20
                   50
 R17
 R18
      20
            21
                   50
                   50
 R19
       21
            22
 R20
       22
            23
                   50
       23
            24
                   50
 R21
                   50
 R22
       24
            24
                   50
       25
            26
 R23
 R24
       26
            27
                   50
                   50
 R25
       28
            29
                   50
       29
            30
 R26
                   50
       30
            31
 R27
            32
                   50
 R28
       31
                   50
 R29
       32
            33
                   50
       33
            34
 R30
            35
                   50
 R31
       34
                   50
 R32
       35
            36
            38
                   50
       37
 R33
            39
                   50
 R34
       38
                   50
 R35
       39
            40
                    50
            41
 R36
       40
            42
                   50
 R37
       41
                   50
            43
 R38
       42
            44
                    50
       43
 R39
            45
                    50
 R40
       44
                    50
 R41
       46
            47
                    50
       47
            48
 R42
                    50
       48
            49
 R43
                    50
        50
            51
 R44
                    50
            52
 R45
        51
                    50
            53
 R46
        52
             54
                    50
  R47
        53
                    50
             55
  R48
        54
                    50
             56
  R49
        55
             57
                    50
  R50
        56
        57
             58
                    50
  R51
                    50
             59
  R52
        58
                    50
             60
        59
  R53
                    50
  R54
        60
             61
                    50
  R55
        61
             62
             63
                    50
        62
  R56
                    50
             65
  R57
        64
```

| R58 66<br>R59 66<br>R61 68<br>R62 70<br>R63 77<br>R63 77<br>R65 78<br>R67 78<br>R67 78<br>R70 78<br>R71 87<br>R71 87<br>R71 87<br>R71 87<br>R71 87<br>R72 R73 R74 R75<br>R73 R74 R75 R78<br>R74 R77 R78 R80 12<br>R75 R77 R78 R80 12<br>R77 R78 R80 12<br>R79 R80 12<br>R70 R80 12<br>R70 R70 R80 12<br>R70 R80 12<br>R70 R80 12<br>R70 R80 12<br>R70 R80 R90 12<br>R70 R80 R90 R90 R90 R90 R90 R90 R100 R100 R100 | 66789012456789010123456789012322222222233333333333344444444455555555 | 00000000000000000000000000000000000000 |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|----------------------------------------|
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|----------------------------------------|

| R125678913234567891234567891123456789012234567890123345678901234567890123345678901 | 23456789012345678901212345678901234567890123456789012345678901<br>1111111112222222222333333333333344 | 612345678901234567890100000000000000000000000000000000000 | 500<br>500<br>500<br>500<br>500<br>500<br>500<br>500<br>500<br>500 |
|------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|--------------------------------------------------------------------|
| C35<br>C36<br>C37<br>C38<br>C39<br>C40<br>C41<br>C42<br>C43<br>C44<br>C45          | 37<br>38                                                                                             | 0<br>0<br>0                                               | 113PF<br>113PF<br>113PF                                            |

```
C46
      46
             0
                   113PF
C47
       47
                   113PF
             0
C48
       48
             0
                   113PF
C49
       49
             0
                   112PF
C50
       50
             0
                   112PF
C51
       51
              0
                   112PF
C52
       52
              0
                   112PF
C53
       53
             0
                   112PF
C54
       54
              0
                   112PF
C55
       55
              0
                   112PF
C56
       56
              0
                   112PF
C57
       57
              0
                   112PF
C58
       58
              0
                   112PF
C59
       59
              0
                   112PF
C60
       60
                   112PF
              O
C61
              0
                   112PF
       61
C62
       62
              0
                   112PF
C63
              0
       63
                   112PF
C64
       64
              0
                   112PF
                   112PF
C65
       65
              0
C66
       66
              0
                   112PF
C67
       67
                   112PF
              0
C68
       68
                   112PF
              0
C69
       69
                   112PF
C70
       70
              0
                   112PF
C71
       71
              0
                   112PF
C72
       72
              0
                   112PF
C73
       73
                   112PF
              0
C74
       74
                   112PF
       75
                   112PF
C75
              0
C76
       76
              0
                   112PF
C77
       77
              0
                   112PF
C78
                   112PF
       78
              0
C79
       79
                   112PF
              0
C80
       80
              0
                   112PF
                   112PF
C81
       81
              0
*PRINT DC V(96) V(1) I(VIN)
.PRINT TRAN V(1) V(2) V(3) V(4) V(5) V(6) V(7) V(8) V(9)
.PRINT TRAN V(10) V(11) V(12) V(13) V(14) V(15) V(16) V(17) V(18)
*.PRINT TRAN V(19) V(20) V(21) V(22) V(23) V(24) V(25) V(26) V(27)
.PRINT TRAN V(9) V(18) V(27) V(81)
 .END
```

### APPENDIX C

## NODAL VOLTAGES ACCORDING TO THE PRESENT TECHNOLOGY

GIVE THE DIMENSION OF THE ARRAY ? 9
TO ANALYSE VOLTAGE AS A FUNCTION OF TIME type...3 ? 1
NUMBER OF COLUMNS TO BE PRINTED ARE .... ? 9
NUMBER OF CELLS IN A COLUMN TO BE PRINTED ARE...? ?
GIVE THE COEFFECIENT OF Y...Kv= ? .42
GIVE THE COEFFICIENT OF X...Kx= ? .37
GIVE switching time of cell H 1...Tl= ? 2100e-?
IF CAPACITANCE VALUE IS CONSTANT TYPE....2 ? 2
GIVE THE CAPACITANCE VALUE ...C= ? 114e-12
GIVE ANOTHER CAPACITANCE VALUE or press return...C= ? 114e-12

# PROGRAM DZPOWER IS WRITTEN TO CALCULATE THE VALUE OF THE THRESHOLD VOLTAGE OF EACH CELL FOR A 2-DIMENSIONAL MODEL: C=114pF

X = 2

 $V_k(2,1) = 1.906969$ Vk(1, 1) = 2Vk(1,2) = 1.906969 $V_k(2,2) = 1.884655$ Vk(1,3) = 1.862641 $V_k(2,3) = 1.844521$  $V_k(2,4) = 1.813285$  $V_k(1, 4) = 1.827015$ Vk(2,5) = 1.791018Vk(1,5) = 1.800514Vk(2 + 6) = 1.777759Vk(1,6) = 1.782782Vk(2,7) = 1.770301 $V_k(1,7) = 1.773139$  $V_k(2,8) = 1.768032$ Vk(1,8) = 1.770714Vk( 2 , 7 )= 1.766517 Vk(1, 9) = 1.769365 $\chi = 4$ x = 3Vk(4.1) = 1.827015Vk(3,1) = 1.862641 $V_k(4,2) = 1.82252$ ; Vk(3,2) = 1.851936Vk(4,3) = 1.814484Vk(3,3) = 1.828404Vk(4,4) = 1.792139Vk(3,4) = 1.801827Vk(4,5) = 1.77759; Vk(3,5) = 1.783306Vk(4,6) = 1.769152Vk(3,6) = 1.772622Vk(4,7) = 1.765642Vk(3,7) = 1.768201 $V_k(4,8) = 1.765253$ Vk(3,8) = 1.766385Uk(4,7) = 1.764341Vk(3,9) = 1.764655

X = 5Vk(5, 1) = 1.800514Vk(5, 2) = 1.798169Vk(5,3) = 1.797832 $Vk(5 \cdot 4) = 1.783961$ Vk(5,5) = 1.77222Vk( 5 , 6 )= 1.766179 Vk(5,7) = 1.764279Vk(5,8) = 1.763877Vk(5, 9) = 1.762766X = 7 Vk(7 + 1) = 1.773139Vk(7, 2) = 1.767302Vk(7,3) = 1.766862Vk(7, 4) = 1.766282Vk(7,5) = 1.765587Vk(7,6) = 1.763723Vk(7,7) = 1.761603Vk(7,8) = 1.759207Vk(7, 9) = 1.757699X = 9 Vk(9,1) = 1.769365Vk(9,2) = 1.758863Vk(9,3) = 1.758333Vk(9,4) = 1.756875Vk(9,5) = 1.755967Vk(9,6) = 1.753083

Vk( 6 , 2 )= 1.779752 Vk( 6 , 3 )= 1.779423 Vk(6,4) = 1.777479Vk(6,5) = 1.769036Vk(6,6) = 1.764992Vk(6,7) = 1.763167Vk( 6 , 8 )= 1.763029 Vk(6,9) = 1.761711X = 8 Vk(8,1) = 1.770714Vk(8,2) = 1.760501Vk(8 + 3) = 1.760378Vk(8,4) = 1.75981Vk(8,5) = 1.758817Vk(8,6) = 1.75788Vk(8,7) = 1.754229Vk(8,8) = 1.753715Vk(8, 9) = 1.751968

X = 6

Vk(6,1) = 1.782782

 $V_k(9,7) = 1.749111$ 

Vk(9,8) = 1.744867

 $V_k(9,9) = 1.744381$ 

#### APPENDIX D

### NODAL VOLTAGES ACCORDING TO THE MODIFIED TECHNOLOGY

GIVE THE DIMENSION OF THE ARRAY 7 9
TO ANALYSE VOLTAGE AS A FUNCTION OF TIME type...3 7 1
NUMBER OF COLUMNS TO BE PRINTED ARE .... 7 9
NUMBER OF COLUS IN A COLUMN TO BE PRINTED ARE...? 9
GIVE SWITCHING LIME OF COLUMN TO TIME 7 21000-9
IF CAPACITANCE VALUE IS CONSTANT TYPE.... 2 7 1

PROGRAM DZPOWER IS WRITTEN TO CALCULATE THE VALUE OF THE THRESHOLD VOLTAGE OF EACH CELL FOR A 2-DIMENSIONAL MODEL: C=114pf to 112pf

```
Yk( 1 , 1 ) = 2 ; YL = 2.000055 ; Na = 2.9623E+16 ; C= 1.142718E-10
Yk( 1 , 2 ) = 1.909176 ; YL= 1.909247 ; Na= 2.771245E+16 ; C= 1.135245E+10
Yk(-1, -3) = 1.066896; Yl = 1.866962, Na = 2.684412E+16; C = 1.131726E-10
Yk(-1, -4) = 1.032690; Vl = 1.032755; Na = 2.61516E+16; C = 1.128859E-10
Yk( 1 , 5 ) = 1.807299 ; Yt= 1.807364 ; Na= 2.564328E+16 ; C= 1.126721E-10
Vk(-1, -6) = 1.79021; Vl = 1.790211; Na = 2.530267E+16; C = 1.12527E-10
Yk( 1 , 7 ) = 1.780697 ; Vt = 1.78075 ; Na = 2.511577E+16 ; C = 1.124469E-10
Yk( 1 , 8 ) = 1.77789 ; YL= 1.777943 ; Na= 2.506046L+16 ; C= 1.124231E-10
Yk(1, 9) = 1.777647; Vk = 1.7777; Ra = 2.505566E + 16; C = 1.12421E - 10
    χ = 2
YK( 2 , 1 ) = 1.909176 ; VL = 1.909247 ; Na = 2.771245E+16 ; C = 1.135245E-10
Yk(-2, -2, ) = -1.087946; Yl = -1.0880023; Na = -2.727493E+16; C = -1.133482E-10
Yk(2,3) = 1.049435; YL = 1.049496; Ha = 2.648941E+16; C = 1.130264E-10
YK( 2 , 4 ) = 1.819756 ; Yt= 1.819817 ; Ha= 2.589198E:16 ; C= 1.127771E-10
Yk(2,5) = 1.798019; Yt = 1.798085; Na = 2.545877E+16; C = 1.125937E-10
Yk(2,6) = 1.784644; Yk=1.784712; Na=2.519396E+16; C=1.124805E-10
Yk(2,7) = 1.778703; Yl = 1.77876; Na = 2.507655E+16; C = 1.1243E-10
VK( 2 , 0 ) = 1.775951 ; VL= 1.776023 ; Na= 2.502265E+16 : C= 1.124068E-10
Vk(-2, -9) = 1.775470; Vl = 1.77553; Na = 2.501294E+16; C = 1.124026E-10
```

3 Vk(-3, -1) = 1.066896; VL = 1.066957; Na = 2.684402E+16; C = 1.131725E-10Vk(-3, -2) = 1.05050; Vl = 1.050645; Na = 2.667491E+16; C = 1.13103E-10Vk( 3 , 3 ) = 1.034403 ; VL= 1.83446 ; Na= 2.61859E+16 ; C= 1.129003E-10 VK( 3 , 4 ) = 1.008868 ; VL= 1.808944 ; Na= 2.567478E+16 ; C= 1.126854E-10 Yk(-3, -5) = 1.790609; Yl = 1.790756; Nn = 2.5313471116; C = 1.1253171110Yk( 3 , 6 ) = 1.781016 ; Vt = 1.781084 ; Na = 2.512236E+16 ; C = 1.124497E-10 Yk( 3 , 7 ) = 1.776010 ; Yl= 1.776069 ; Na= 2.502355E+16 ; C= 1.124072E-10 Yk( 3 , 8 ) = 1.773483 ; YL= 1.773542 ; Na= 2.497385E+16 ; C= 1.123857E-10 Yk( 3 , 9 ) = 1.772059 ; YL= 1.772907 ; Na= 2.4961341:16 ; C= 1.123803E-10 X = 1 Vk(4,1) = 1.032698; Vl = 1.832745; Ha = 2.61514E+16; C = 1.128858E-10Vk(4,2) = 1.831328; Vl = 1.831403; Na = 2.61244E+16; C = 1.128746E-10Yk( 4 , 3 ) = 1.021197 ; YL= 1.021266 ; Na= 2.592099E+16 ; C= 1.127893E-10 Yk( 4 , 4 ) = 1.799062 ; YL= 1.799138 ; Na= 2.547968E+16 ; C= 1.126026E-10 YK(4,5) = 1.785646; YL = 1.785699; Na = 2.521347E+16; C = 1.124888E-10Vk(4,6) = 1.778176; Vl = 1.778253; Na = 2.506657E+16; C = 1.124257E-10Vk(4,7) = 1.77414; Vl = 1.774159; Nu = 2.498596E+16; C = 1.12391E-10Yk(4,8) = 1.773018; VL = 1.773075; Na = 2.496466E+16; C = 1.123818E-10Vk(-4, -9) = 1.772112; VL = 1.77219; Na = 2.494725E+16; C = 1.123743E-10 $\chi = 5$ 

Yk( 5 , 1 ) = 1.007299 ; Yl = 1.007348 ; Na = 2.564298E+16 ; C = 1.126719E-10
Yk( 5 , 2 ) = 1.807153 ; Yl = 1.007208 ; Na = 2.564018E+16 ; C = 1.126707E-10
Yk( 5 , 3 ) = 1.806519 ; Yl = 1.00658 ; Na = 2.562768E+16 ; C = 1.126654E-10
Yk( 5 , 4 ) = 1.7922 ; Yl = 1.792275 ; Na = 2.534357E+16 ; C = 1.125445E-10
Yk( 5 , 5 ) = 1.781835 ; Yl = 1.781915 ; Na = 2.513876E+16 ; C = 1.124568E-10
Yk( 5 , 6 ) = 1.775715 ; Yl = 1.775795 ; Na = 2.501816E+16 ; C = 1.124049E-10
Yk( 5 , 7 ) = 1.773309 ; Yl = 1.773376 ; Na = 2.497056E+16 ; C = 1.123843E-10
Yk( 5 , 8 ) = 1.772266 ; Yl = 1.772327 ; Na = 2.494996E+16 ; C = 1.123754E-10
Yk( 5 , 9 ) = 1.772089 ; Yl = 1.772154 ; Na = 2.494656E+16 ; C = 1.12374E-10

X - 6 Vk(6, 1) = 1.79021; Vt = 1.790225; Na = 2.530298E + 16; C = 1.125272E - 10Vk( 6 , 2 ) = 1.790132 ; Vt = 1.79019 ; Na = 2.530228E+16 ; C= 1.125269E-10 **Vk( 6 , 3 ) = 1.78978**; Vt= 1.789841; Na= 2.529537E+16 ; C= 1.125239E-10 Vk( 6 , 4 ) = 1.786425 ; Vt= 1.786494 ; Na= 2.522917E+16 ; C= 1.124956E-10 **Yk( 6 , 5 ) = 1.777983**; Yt= 1.778035; Na= 2.506226E+16 ; C= 1.124239E-10  $\forall k(6,6) = 1.773638$ ;  $\forall t = 1.773691$ ;  $\forall k = 2.497675E+16$ ;  $\forall k = 1.12387E-10$ Yk(6,7) = 1.772713; Yt = 1.77277; Na = 2.495865E+16; C = 1.123792E-10**Vk( 6 , 8 ) = 1.772008**; Vt = 1.772062 ; Na = 2.494474E+16 ; C = 1.123732E-10 Vk( 6, 9) = 1.771616; Vt= 1.771675; Na= 2.493714E+16; C= 1.123699E-10 X = 7 Vk( 7, 1) = 1.780697; Vt = 1.78076; Na = 2.511597E+16; C= 1.12447E-10 Yk(7, 2) = 1.780308; Yl = 1.780369; Na = 2.510826E + 16; C = 1.124437E - 10Vk(7, 3) = 1.779799; Vt = 1.779877; Na = 2.509856E + 16; C = 1.124395E - 10 $\forall k(7, 4) = 1.779126$ ;  $\forall t = 1.779171$ ;  $\forall t = 1.779171$ ;  $\forall t = 1.124335E-10$ Vk(7, 5) = 1.775161; Vt = 1.77524; Na = 2.500724E+16; C = 1.124002E-10 $\forall k(7,6) = 1.771856$ ;  $\forall t = 1.771909$ ;  $\forall t = 1.771909$ ;  $\forall t = 1.771909$ ;  $\forall t = 1.123719E-10$  $\forall k(7,7) = 1.770074$ ;  $\forall t = 1.770148$ ;  $\forall t = 1.770148$ ;  $\forall t = 1.770148$ ;  $\forall t = 1.123569E-10$ Vk( 7, 8) = 1.767712; Vt = 1.767759; Na = 2.486023E+16; C= 1.123366E-10 Vk( 7 , 9 ) = 1.767146 ; Vt = 1.767193 ; Na = 2.484912E+16 ; C = 1.123318E-10

X = 8

Vk( 8 , 1 ) = 1.77789; Vt = 1.777948; Na = 2.506056E+16 ; C = 1.124231E-10

Vk( 8 , 2 ) = 1.774714; Vt = 1.774759; Na = 2.499776E+16 ; C = 1.123961E-10

Vk( 8 , 3 ) = 1.774028; Vt = 1.774087; Na = 2.498455E+16 ; C = 1.123904E-10

Vk( 8 , 4 ) = 1.773417; Vt = 1.773487; Na = 2.497275E+16 ; C = 1.123853E-10

Vk( 8 , 5 ) = 1.770885; Vt = 1.770958; Na = 2.492305E+16 ; C = 1.123638E-10

Vk( 8 , 6 ) = 1.770122; Vt = 1.770178; Na = 2.490774E+16 ; C = 1.123572E-10

Vk( 8 , 7 ) = 1.766751; Vt = 1.766805; Na = 2.484153E+16 ; C = 1.123285E-10

Vk( 8 , 8 ) = 1.766437; Vt = 1.766409; Na = 2.483533E+16 ; C = 1.123258E-10

Vk( 8 , 9 ) = 1.765641; Vt = 1.765709; Na = 2.482002E+16 ; C = 1.123192E-10

X = 9

Vk( 9 , 1 ) = 1.777647 ; Vl = 1.77777 ; Na = 2.505566E+16 ; C = 1.12421E-10

Vk( 9 , 2 ) = 1.773316 ; Vl = 1.773306 ; Na = 2.497075E+16 ; C = 1.123844E-10

Vk( 9 , 3 ) = 1.772998 ; Vl = 1.77307 ; Na = 2.496455E+16 ; C = 1.123017E-10

Vk( 9 , 4 ) = 1.768073 ; Vl = 1.768932 ; Na = 2.488325E+16 ; C = 1.123466E-10

Vk( 9 , 5 ) = 1.768229 ; Vl = 1.768295 ; Na = 2.487074E+16 ; C = 1.123412E-10

Vk( 9 , 6 ) = 1.765576 ; Vl = 1.765653 ; Na = 2.481894E+16 ; C = 1.123187E-10

Vk( 9 , 7 ) = 1.764087 ; Vl = 1.764138 ; Na = 2.478923E+16 ; C = 1.123058E-10

Vk( 9 , 8 ) = 1.762261 ; Vl = 1.762335 ; Na = 2.475393E+16 ; C = 1.122905E-10

Vk( 9 , 9 ) = 1.762096 ; Vl = 1.762161 ; Na = 2.475052E+16 ; C = 1.12289E-10

E N D