## **Basic Static Timing Analysis**

**Course Version 1.2** 

Lab Manual Revision 1.0

cādence°

© 1990-2016 Cadence Design Systems, Inc. All rights reserved.

Printed in the United States of America.

Cadence Design Systems, Inc. (Cadence), 2655 Seely Ave., San Jose, CA 95134, USA.

**Trademarks**: Trademarks and service marks of Cadence Design Systems, Inc. (Cadence) contained in this document are attributed to Cadence with the appropriate symbol. For queries regarding Cadence trademarks, contact the corporate legal department at the address shown above or call 1-800-862-4522.

All other trademarks are the property of their respective holders.

**Restricted Print Permission**: This publication is protected by copyright and any unauthorized use of this publication may violate copyright, trademark, and other laws. Except as specified in this permission statement, this publication may not be copied, reproduced, modified, published, uploaded, posted, transmitted, or distributed in any way, without prior written permission from Cadence. This statement grants you permission to print one (1) hard copy of this publication subject to the following conditions:

The publication may be used solely for personal, informational, and noncommercial purposes;

The publication may not be modified in any way;

Any copy of the publication or portion thereof must include all original copyright, trademark, and other proprietary notices and this permission statement; and

Cadence reserves the right to revoke this authorization at any time, and any such use shall be discontinued immediately upon written notice from Cadence.

**Disclaimer**: Information in this publication is subject to change without notice and does not represent a commitment on the part of Cadence. The information contained herein is the proprietary and confidential information of Cadence or its licensors, and is supplied subject to, and may be used only by Cadence customers in accordance with, a written agreement between Cadence and the customer.

Except as may be explicitly set forth in such agreement, Cadence does not make, and expressly disclaims, any representations or warranties as to the completeness, accuracy or usefulness of the information contained in this document. Cadence does not warrant that use of such information will not infringe any third party rights, nor does Cadence assume any liability for damages or costs of any kind that may result from use of such information.

**Restricted Rights**: Use, duplication, or disclosure by the Government is subject to restrictions as set forth in FAR52.227-14 and DFAR252.227-7013 et seq. or its successor.

ii December 19, 2016

## **Table of Contents**

## **Basic Static Timing Analysis**

| Modules 1-8:    | No Labs                             | 5  |
|-----------------|-------------------------------------|----|
| Module 9:       | Setting Timing Constraints          | 7  |
| Lab 9-1         | Setting Up the Database             | 9  |
|                 | Software Requirements               | 9  |
|                 | Linux Instructions for the Database | 9  |
| <b>Lab 9-2</b>  | Setting Timing Constraints          | 10 |
|                 | Setting Constraints                 | 10 |
|                 | Summary                             | 11 |
| Module 11:      | Analyzing a Timing Report           | 13 |
| <b>Lab 11-1</b> | Analyzing the Timing in a Design    | 15 |
|                 | Generating Timing Reports           | 15 |
|                 | Analyzing a Timing Report           | 15 |
|                 | Verifying Multicycle Paths          | 17 |
|                 | Additional Steps (Optional)         |    |
|                 | Summary                             | 18 |

## **Modules 1-8: No Labs**

Module 9: Setting Timing Constraints

**Setting Timing Constraints** 

#### Lab 9-1 Setting Up the Database

Objective: To download and set up the course database.

#### **Software Requirements**

You can use any synthesis tool to load the constraints and run the synthesis and analyze the results.

The manner in which this lab was setup, it uses the following software:

• SSV162 (Tempus<sup>™</sup> Timing Signoff Solution 16.2 version software)

#### **Linux Instructions for the Database**

The software for the course runs only on Linux, so there are no PC or UNIX instructions for the database.

1. After downloading the database file, you must uncompress it using the following commands:

```
gunzip BSTA_1_2.tar.gz
tar xvf BSTA 1 2.tar
```

These commands create a directory called *bsta\_labs*.

Make sure that you read the *README* file in the *bsta\_labs* directory concerning any specific sub-versions of the software to use with these labs.



**Setting Timing Constraints** 

### Lab 9-2 Setting Timing Constraints

#### Objective: To write your constraints for a design in a Manual format.

In this lab, you edit a *constraints.sdc* file and add constraints according to a design specification. After editing the file, you compare it with the provided solution.

#### **Setting Constraints**

1. Change to the *work* directory.

cd bsta labs/work

2. Use the following specification to write your constraints into the *constraints.sdc* file:

**Note:** Use your own favorite text editor to edit the *constraints.sdc* file.

- Use the slow operating conditions from the *slow* library.
- Use wire-load mode top.
- Use wire-load model *custom\_high* from the library *wireloadlib*.
- All input ports have a drive strength of 0.3ns per pF.
- All output ports will have a capacitive load of 300 femtofarads (notice the units SDC you specify in picofarads).
- Continue the constraints creation using the following table:

| Port            | Specification                      |
|-----------------|------------------------------------|
| xxin_ORSCLK     | Clock Name: ORSCLK                 |
|                 | Period: 5ns                        |
|                 | Waveform: {0 2.5} (50% duty cycle) |
| FtiCoreClk      | Clock Name: CORECLK                |
|                 | Period: 2.5ns                      |
|                 | Waveform: {0 2.5} (50% duty cycle) |
| All inputs      | Input delay: 1ns                   |
|                 | Related clock: CORECLK             |
| *Reset*,        | Input delay: Ons                   |
| xxin_ORSCLK,    |                                    |
| and FtiCoreClk, |                                    |
| All outputs     | Output delay: 1ns                  |
|                 | Related clock: CORECLK             |
| xxin_ORSCLK,    | Skew: 100ps                        |
| and FtiCoreClk  | Clock jitter: 0ns                  |

**Setting Timing Constraints** 

3. Add an additional constraint to the *constraints.sdc*:

4. Save the *constraints.sdc* file.

#### Summary

This exercise gives you a good idea of what you need to do to write your constraints.

Compare the constraints you have created with the ones in the *solutions* folder.

**Note:** The constraints you have written do not have to match exactly one-on-one with all the constraints in the solutions folder. There are a few extras in the solutions that were used to create the netlist for use in the next lab.



# Module 11: Analyzing a Timing Report

Analyzing a Timing Report

#### Lab 11-1 Analyzing the Timing in a Design

Objective: To analyze timing using the timing reports.

In this lab, you use the information in a timing report to debug a design that is not meeting timing.

#### **Generating Timing Reports**

In this section, you run Tempus<sup>™</sup> software to generate the necessary timing reports for analysis.

1. Change to the *work* directory.

```
cd bsta labs/work
```

2. Run the following command to start Tempus Timing Signoff Solution and load the necessary reports for timing:

```
tempus -files run tempus.tcl
```

**Note:** The *run\_tempus.tcl* file has commands to run the software. Take a look at the file in a separate window.

**Important:** Make sure that Tempus software is installed and is in your path. Also, make sure the software is licensed.

### **Analyzing a Timing Report**

1. Generate a timing report to see whether your design meets timing by entering:

```
report timing
```

**Note:** By default, only one worst/most critical path is reported.

To report additional paths, you can use the *-max\_paths <integer>* option.

**Note:** You can redirect this report into a file using ">"and look at the file instead.

2. Analyze the timing report.

| What is the slack of this reported worst/most critical path? |
|--------------------------------------------------------------|
| Answer:ps                                                    |
| Did you meet timing?                                         |
| Answer: Yes/No                                               |
| What do you see? Does anything stand out as a problem?       |
| Answer:                                                      |

Analyzing a Timing Report

| 3. | Continue analyzing the report by answering these questions:                      |
|----|----------------------------------------------------------------------------------|
|    | What is the amount of slack reported?                                            |
|    | Answer:                                                                          |
|    | What is the start point of this critical path?                                   |
|    | Answer:                                                                          |
|    | What is the end point of this critical path?                                     |
|    | Answer:                                                                          |
|    | What type of path is this? (Reg-Reg, Input-Reg, Reg-Out)                         |
|    | Answer:                                                                          |
|    | What clocks drive the start point and the end point?                             |
|    | Answer:                                                                          |
|    | Locate where the input drive or output load reported. Did you find it?           |
|    | Answer: Yes/No                                                                   |
|    | Answer: It should be under slack time calculation.                               |
|    | Locate where the insertion delay reported. Did you find it?  Answer: Yes/No      |
|    | Note: It should also be under slack time calculation.                            |
|    |                                                                                  |
|    | Are there any cells with a large delay?  Answer:                                 |
|    | Answer: It should be under arrival time calculation in the table.                |
|    | This were the should be under unit of this earening in the thore.                |
| 4. | To find out whether any other paths are violating, enter:                        |
|    | resume                                                                           |
|    | start_gui // if needed.                                                          |
|    | Then, in the graphical interface, click on the and open the <b>Analysis</b> tab. |
|    | How many other paths violate timing?                                             |
|    | Answer:                                                                          |
|    | Do all these paths have the same end point?                                      |
|    | Answer: Yes/No                                                                   |
|    |                                                                                  |

Analyzing a Timing Report

#### **Verifying Multicycle Paths**

After the session resumes and completes, the *tempus*> command prompt returns and you should see there are multicycle path constraints reported in the report.

| 1.    | View tl    | ne report at the tempus prompt.                                                                                                                                                |
|-------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       | Thi<br>por | s report shows multicycle paths that are from the GlCOreSoftResetSynR00C t.                                                                                                    |
|       | Wh         | at is the slack reported?                                                                                                                                                      |
|       |            | swer:                                                                                                                                                                          |
| 2.    | Edit the   | e DESIGN/topdefault_constraint_modesdc file.                                                                                                                                   |
|       | a. Loc     | ok for set_multicycle_path commands in the file.                                                                                                                               |
|       | b. Rei     | move the comments on the hold muticycle path from the file.                                                                                                                    |
|       | c. Sav     | ve the file.                                                                                                                                                                   |
| 3.    | Reset th   | he timing and regenerate timing reports by entering:                                                                                                                           |
|       | resume     |                                                                                                                                                                                |
|       | Note:      | This command does the steps after the <i>suspend</i> command. It resets the SDC that was previously read in, and then read the SDC file again (the one you updated and saved). |
|       | Dia        | the timing of the path get any better?                                                                                                                                         |
|       | An         | swer:                                                                                                                                                                          |
|       |            |                                                                                                                                                                                |
| Addit | ional S    | teps (Optional)                                                                                                                                                                |
| 1.    | Look a     | t the following timing report:                                                                                                                                                 |

**Note:** Look at the appendix section of the lecture for information on what *latches* are and what *time borrowing* is.

- 2. Feel free to modify the constraints and see the effects of the changes in the tool and run reports.
- 3. Exit the software by entering:

quit

Answer:

report\_timing -to U\_fticustomc
Is there time borrowing in this report?

Analyzing a Timing Report

#### **Summary**

In this lab, we looked at how to look at different timing reports in Tempus software and also the effects of the constraints on timing closure.

