# Clock Tree Synthesis How to Synchronize your own chip

#### Ahmed Abdelazeem

Faculty of Engineering Zagazig University

RTL2GDSII Flow, March 2022

#### Table of Contents

- 1 Introduction
- 2 Timing Driven Placement
- 3 Congestion Driven Placement
- 4 High Fanout Synthesis (HFS)
- 5 Scan Chain Reordering
- 6 Placement Optimization

#### Table of Contents

- 1 Introduction

#### Design Status, Start of CTS Phase

- Placement completed
- Power and ground nets prerouted
- Estimated congestion acceptable
- Estimated timing acceptable (Ons slack)
- Estimated max cap/transition no violations
- High fanout nets:
  - Reset, Scan Enable synthesized with buffers
  - Clocks are still not buffered

### Design Status, Start of CTS Phase

- Placement completed
- Power and ground nets prerouted
- Estimated congestion acceptable
- Estimated timing acceptable (Ons slack)
- Estimated max cap/transition no violations
- High fanout nets:
  - Reset, Scan Enable synthesized with buffers
  - Clocks are still not buffered

#### Question

Why are there no buffers on clock nets?



- CTS is the process of distributing clock signals to clock pins based on physical/layout information
- After placement of cells the tree of synchronization is synthesized
- Balanced clock tree is synchronized with the addition of buffers
- After routing CT optimization is made

Placement is the stage of the design flow, during which each standard cell is given an exact location

# Placement is the stage of the design flow, during which each standard cell is given an exact location

Placement does not just place the standard cell available in the synthesized netlist, it also optimized the design.

## Placement is the stage of the design flow, during which each standard cell is given an exact location

- Placement does not just place the standard cell available in the synthesized netlist, it also optimized the design.
- Inputs:

#### **Placement**

#### Placement is the stage of the design flow, during which each standard cell is given an exact location

- Placement does not just place the standard cell available in the synthesized netlist, it also optimized the design.
- Inputs:
  - Netlist of gates and wires.
  - Floorplan and Technology constraints
- Outputs:

# Placement is the stage of the design flow, during which each standard cell is given an exact location

- Placement does not just place the standard cell available in the synthesized netlist, it also optimized the design.
- Inputs:
  - Netlist of gates and wires.
  - Ploorplan and Technology constraints
- Outputs:
  - All cells located in the floorplan.
- Goals:

### Placement is the stage of the design flow, during which each standard cell is given an exact location

- Placement does not just place the standard cell available in the synthesized netlist, it also optimized the design.
- Inputs:
  - Netlist of gates and wires.
  - Ploorplan and Technology constraints
- Outputs:
  - All cells located in the floorplan.
- Goals:
  - Provide legal location of entire netlist
  - Enable detailed route of all nets
  - 3 Meet timing, area, and power targets



#### Global and Detailed Placement

In general, most tools partition the placement task into two stages: Standard cells must be in groups in such a way that the number of connections between groups is minimum

Flow

#### Global Placement

- Standard cells must be in groups in such a way that the number of connections between groups is minimum
- This issue is solved through circuit partitioning

#### Global Placement

- Standard cells must be in groups in such a way that the number of connections between groups is minimum
- This issue is solved through circuit partitioning
- As a basic criterion, the minimum is taken among group connections

#### Detailed Placement



- As a rule, detailed placemen is solved in two stages:
  - 1 Coarse placement
  - Legalization of cell placement

Flow

- In a coarse placement all the cells are placed in the approximate locations but they are not legally placed.
- Cells overlap and are not on-grid.
- Large cells (e.g. RAMs) form large placement blockages for other smaller leaf cells.
- Power routing forms routing layer blockages that will also be checked and avoided if specified.

#### Legalize Cell Placement

- Provide a legal placement for each instance with no overlap
- Try and minimize wirelength (or other cost metrics)
- Try to finish with uncongested design

#### Table of Contents

- 2 Timing Driven Placement

### Timing-Driven Placement (1)

- All steps including placement are timing-driven
- Timing-driven placement tries to place critical path cells close together to reduce net RCs and to meet setup timing
- RCs are based on Virtual Route (VR)

### Timing-Driven Placement (2)

- Timing-driven placement based on Virtual Route
  - Tries to place cells along timing-critical paths close together to reduce net RCs and meet setup timing
  - Net RCs are based on Virtual Routing (VR) estimates

#### Timing-Driven Placement (3)

- Standard cells are placed in "placement rows"
- Cells in a timing-critical path are placed close together to reduce routing-related delays → Timing-Driven Placement

#### TDP: Estimating Rnet and Cnet Before Placement

#### Table of Contents

- 3 Congestion Driven Placement

#### Congestion

- Congestion occurs when the number of required routing tracks exceeds the number of available tracks.
  - Congestion can be estimated from the results of a quick global route.
  - Global bins with routing overflow can be identified

- If congestion is not too severe, the actual route can be detoured around the congested area
- The detoured nets will have worse RC delay compared to the VR estimates



#### congested

In highly congested areas, delay estimates during placement will be optimistic.

#### Non Routable on Severely Congested Design

- It is important to minimize or eliminate congestion before continuing
- Severe congestion can cause a design to be un-routable

### Congestion Calculation

#### Congestion-driven Placement

- It is important to minimize or eliminate congestion before continuing
- Severe congestion can cause a design to be un-routable

#### Congestion-driven Placement

- Congestion Reduction
  - The tool tries to evaluate congestion hotspots and spread the cells (lower utilization) in the area to reduce congestion.
  - The tool can also choose cell location based on congestion, rather than wire-length.

### Modify the floorplan:

- Mark areas for low utilization.
- Top-level ports
  - Changing to a different metal layer
  - Spreading them out, re-ordering or moving to other sides
- Macro location or orientation
  - Alignment of bus signal pins
  - Increase of spacing between macros
  - Add blockages and halos
- Core aspect ratio and size
  - Making block taller to add more horizontal routing resources
  - Increase of the block size to reduce overall congestion
- Power grid
  - Fixing any routed or non-preferred layers



#### Table of Contents

- 1 Introduction
- 2 Timing Driven Placement
- 3 Congestion Driven Placement
- 4 High Fanout Synthesis (HFS)
- 5 Scan Chain Reordering
- 6 Placement Optimization

# High Fanout Synthesis (HFS)

## High Fanout Synthesis

#### What is fanout?

- Fanout is the number of gate inputs to which the output can be safely connected. i.e., The load that a gate output can drive.
- The maximum fanout of an output measures it's load-driving capability. Fanout belongs to the output.

#### What are High Fanout Nets(HFN) ?

- High Fanout Nets are the nets which drive more number of load. We set some max fanout limit by using the command set\_max\_fanout
- The nets which have greater than these limit are considered as High Fanout Nets (HFN).
- Generally clock nets, reset, scan, enable nets are High Fanout Nets.



## What is High Fanout Net Synthesis (HFNS)?

- High Fanout Net Synthesis (HFNS) is the process of buffering the High Fanout Nets to balance the load.
- To balance the load HFNS is perfored.
- Too many load affects delay numbers and transition times, Because load is directly proportional to the delay.
- Generally at placement step HFNS performed. HFNS can also be performed at synthesis step using Design Compiler. But it's not good idea, Buffers will be removed during PD and again HFNS is performed.
- Care that should taken during HFNS:
  - Make sure an appropriate fanout limit is set using set max fanout command
  - Verify the SDC used for PD should not have set\_ideal\_network or set\_dont\_touch commands on High Fanout Nets.
  - Use ideal clock network As clock nets are synthesized separately during Clock Tree Synthesis (CTS) step, we set clock network as ideal network.

- 1 Introduction
- 2 Timing Driven Placement
- 3 Congestion Driven Placement
- 4 High Fanout Synthesis (HFS)
- 5 Scan Chain Reordering
- 6 Placement Optimization

# Pre-Existing Scan Chains?

# SCANDEF Reordering

# Partitioning with SCANDEF

# Alpha-Numeric Ordering

# Reordering Within Scan-Chain

# Reordering Across Scan-Chains

- 6 Placement Optimization

# Optimization techniques

# Optimization techniques

#### No Hold Time Fixing

- By default place\_opt tries to fix only setup time violations -No hold time fixing
- Hold time will be addressed during clock tree synthesis
- All timing calculations are based on ideal clocks (clock skew) = 0). Therefore, it is a common practice to give more constrained timing to placement engine with:
  - Extra uncertainty
  - Frequency Overdrive

. . . .

بِسْمِ اللَّهِ الرَّحْمَـنِ الرَّحْيَمِ وَمَا أُوتِيتُمْ مِنَ الْعِلْمِ إِلَّا قَلِيلًا