## Sheet (6) part 2 Chapter 5 – Memory

## 1) (first and second problem from sheet6\_part1 Continue)

For Direct-Mapped Cache design with a 32-bit address, the following bits of the address are used to access the cache in case of Direct Mapping

| Tag   | Index |  | Offset |
|-------|-------|--|--------|
| 31–10 | 9–5   |  | 4–0    |

Starting from power on, the following byte-addressed cache references are recorded.

|   |   |    |  |     | Address |  |     |   |     |    |     |      |     |      |
|---|---|----|--|-----|---------|--|-----|---|-----|----|-----|------|-----|------|
| 0 | 4 | 16 |  | 132 | 232     |  | 160 | 1 | 024 | 30 | 140 | 3100 | 180 | 2180 |

- a. if we changed the Mapping technique to be 4-way set associative
  - What are the new partitions of the address (how many bits used for tag, set, index, offset)
  - How many blocks are replaced?
  - What is the hit ratio?
  - List the final state of the cache, with each valid entry represented as a record of <index tag, data
- b. Repeat the previous problem if the Mapping technique is full associative.
- 2) [5.6] In this exercise, we will look at the different ways capacity affects overall performance. In general, cache access time is proportional to capacity. Assume that main memory accesses take 70ns and that memory accesses are 36% of all instructions. The following table shows data for L1 caches attached to each of 2 processors, P1 and P2.

|    | L | 1 Size | / | L1 Miss Rate | L1 Hit Time |
|----|---|--------|---|--------------|-------------|
| P1 |   | 2 KiB  | T | 8.0%         | 0.66 ns     |
| P2 |   | 4 KiB  |   | 6.0%         | 0.90 ns     |

- **a.** Assuming that the L1 hit time determines the cycle times for P1 and P2, what are their respective clock rates?
- **b.** What is the Average Memory Access Time for P1 and P2?
- c. Assuming a base CPI of 1.0 without any memory stalls, what is the total CPI for P1 and P2? Which processor is faster?

For the next three problems, we will consider the addition of an L2 cache to P1 to presumably make up for its limited L1 cache capacity. Use the L1 cache capacities and hit times from the previous table when solving these problems. The L2 miss rate indicated is its local miss rate.

| L2 S  | e | L2 HI | s Rate | L2 HIT TI | rie |
|-------|---|-------|--------|-----------|-----|
| 1 MiB |   | 9     | 5%     | 5.62 n    | s   |

- **d.** What is the AMAT for P1 with the addition of an L2 cache? Is the AMAT better or worse with the L2 cache?
- e. Assuming a base CPI of 1.0 without any memory stalls, what is the total CPI for P1 with the addition of an L2 cache?
- f. Which processor is faster, now that P1 has an L2 cache? If P1 is faster, what miss rate would P2 need in its L1 cache to match P1 s performance? If P2 is faster, what miss rate would P1 need in its L1 cache to match P2's performance?