## CSE4372/5392 (Spring 2025)

## Lab #8

This lab is due by April 15, with a 10% penalty per week day for being late.

In this lab, you will add support for reading and writing memory.

The following steps will guide you through this process:

- **1.** Start with the project from Lab 7.
- **2.** Add these signals to the rv32 mem top port list:

// memory interface output [31:2] memif\_addr, input [31:0] memif\_rdata, output memif\_we, output [3:0] memif\_be, output [31:0] memif wdata,

// io interface
output [31:2] io\_addr,
input [31:0] io\_rdata,
output io\_we,
output [3:0] io\_be,
output [31:0] io\_wdata,

- **3.** Connect the memory interface signals to the data port of the memory module (from Lab 4) in the project top.
- 4. Design an I/O module that contains at least the free push button and some LEDs in the I/O space. For reads, register the output as in the memory module. Connect the i/o interface signals of mem top to the I/O module in the project top.
- **5.** Route the ALU data from the EX stage to both the memif\_addr and io\_addr outputs.
- **6.** Generate the memif\_we, io\_we, memif\_be, and io\_be control signals to drive the memory and i/o interface outputs. When a store operation occurs, io\_we is active

- when A31 is high and memif\_we is active when A31 is low. The byte enable signals can be identical for memory and i/o operations.
- **7.** Route the rs2 data from the ID stage to both memif\_wdata and io\_wdata.
- **8.** Make both memif\_rdata and io\_rdata available for use in the WB stage (they will already be registered by the dual port memory and i/o module).
- 9. Modify the wb\_enable signal generation in the ID stage to also assert with load instructions. Generate a we signal in the ID stage and register through the stages to inform the MEM stage that a write to memory or I/O will occur.
- **10.** Generate a control signal that informs the WB stage of the source for register writes -- a register value in alu\_out (existing from Lab 5), or a memory value from memif\_rdata, or an i/o value from io\_rdata.
- **11.** Demonstrate operation of load and store instructions from/to memory and i/o through the pipeline showing the expected register results to the TA.
  - When you write your test program, you must place NOPs between a load instruction and a subsequent instruction using the same register (this will be fixed in Lab 9).
- **12.** Note the I/O part is required for CSE 5392 students and optional for everyone else.
- **13.** Send your Verilog source .v or .sv files (don't send the entire project) to the TA for credit.