# $\Delta T_{EX} 2_{\epsilon}$ -Vorlage von Matthias Pospiech

Leibniz Universität Hannover

Matthias Pospiech

August 3, 2011

## Erklärung der Selbstständigkeit

Hiermit versichere ich, die vorliegende Arbeit selbstständig verfasst und keine anderen als die angegebenen Quellen und Hilfsmittel benutzt sowie die Zitate deutlich kenntlich gemacht zu haben.

<Ort einfügen>, den <Datum einfügen>

<Autor einfügen>

## Contents

| T | Intro | duction                              |
|---|-------|--------------------------------------|
|   | 1.1   | Personal motivation                  |
|   | 1.2   | Research overview                    |
| 2 | Eval  | uation 3                             |
|   | 2.1   | Existing solution                    |
|   | 2.2   | Assumptions                          |
|   | 2.3   | Requirements                         |
| 3 | Hard  | Iware Design                         |
|   | 3.1   | RAM                                  |
|   | 3.2   | USB Serial Device                    |
|   | 3.3   | RFM12B Radio                         |
|   | 3.4   | Keyboard                             |
| 4 | Soft  | ware Modules 7                       |
|   | 4.1   | UART                                 |
|   | 4.2   | SPI                                  |
|   | 4.3   | Watchdog                             |
|   | 4.4   | Timer                                |
|   | 4.5   | Shell                                |
|   | 4.6   | Network Stack                        |
|   | 4.7   | RFM12 Driver                         |
| 5 | Soft  | ware Algorithms                      |
|   | 5.1   | Protothreads                         |
|   | 5.2   | Ring Buffers                         |
|   | 5.3   | Half-Duplex Radio Access (Petri Net) |
| 6 | Netv  | vork Stack                           |
|   | 6.1   | Layer 2a: MAC Layer                  |
|   | 6.2   | Layer 2b: Logical Link Control       |
|   | 6.3   | Layer 3: Batman Routing              |
|   | 6.4   | Laver 7: Application 15              |

| 7   | Rese   | earch                    | 17 |
|-----|--------|--------------------------|----|
|     | 7.1    | Simulations              | 17 |
|     |        | 7.1.1 Shell              | 17 |
|     |        | 7.1.2 Routing            | 17 |
|     |        | 7.1.3 Radio Transmission | 17 |
|     | 7.2    | Mesh evaluation          | 17 |
|     | 7.3    | Results                  | 17 |
| 8   | Cond   | clusion                  | 19 |
| Bil | oliogr | aphy                     | 21 |
| Lis | t of F | -igures                  | 23 |
| Lis | t of 7 | Tables                   | 25 |

## 1 Introduction

### 1.1 Personal motivation

This thesis describes the analysis, enhanced design and implementation of an existing microcontroller based mesh solution [Kor09]. The current solution showed.

## 1.2 Research overview

## 2 Evaluation

- 2.1 Existing solution
- 2.2 Assumptions
- 2.3 Requirements

# 3 Hardware Design

## 3.1 RAM

- Harvard architecture
- RAM bus
- Latch
- 3.2 USB Serial Device
- 3.3 RFM12B Radio
- 3.4 Keyboard

## 4 Software Modules

- 4.1 UART
- 4.2 SPI
- 4.3 Watchdog
- 4.4 Timer
- 4.5 Shell
- 4.6 Network Stack
- 4.7 RFM12 Driver

## 5 Software Algorithms

#### 5.1 Protothreads

Designing a software system that executes on embedded micro-controllers implies a lot of challenges when many software modules are involved and complexity grows. The conceptually defined modules must be somehow implemented. If the micro-controller lacks an operating system then there is no possibility of using provided abstractions and APIs for module orchestration and execution. Another challenge are limited hardware resources which prevent the deployment of many existing operating system kernels. Basically there are two types of execution models which can be implemented in micro-controllers:



Figure 5.1: Sequential execution model

#### Sequential execution

This type sequentially executes all modules starting from the first module until the last one. Once the last module ends the execution starts again from the first module. It is a very simple model that does not need any operating system support or frameworks. It can be simply implemented as a sequence of function calls inside an infinite loop as shown in algorithm 1.

end while

# Algorithm 1 Sequential model algorithm while true do $module_1$ $module_2$ ... $module_n$

There is one challenge that comes with this type of execution model. That is that only one module can execute at a time due to its sequential nature. If a module i.e. waits for an external resource to provide data it must not block the execution of the main loop until the external resources becomes ready. This would prevent the execution of the other modules. The classic solution to this problem is the introduction of states in modules. Module states can be implemented as classical Finite State Machines ([Boo67]).

If we take the example from above about waiting for external resources a finite state machine for modules can be modeled as shown in figure 5.2.



Figure 5.2: State Machine for a module

State machine models can be implemented using if or case statements which is shown in algorithm 2. The nice side effect of a state machine based implementation is the non-blocking nature of the module execution. Take for instance the execution of state 1 "Waiting" as shown in figure 5.2. The CPU only needs to execute as many instructions as are necessary to check if the awaited resource is available. If the resource is not available the execution returns to the main loop and the next module (together with its state machine) is being executed.

5.1 Protothreads

#### Algorithm 2 State machine algorithm

```
if state is WAITING then
if resource is available then
set state to PROCESSING
else
return
end if
else if state is PROCESSING then
process data
set state to WAITING
end if
```

This implementation emulates a concurrent execution of modules. The context switch between module executions is being done by the modules themselves (using self-interruption) and no external scheduler is involved. This form of concurrent behavior can therefore be described as a non-preemptive or cooperative multi-tasking between modules. The predecessor thesis [Kor09] implementation heavily used the described state machine algorithm although the model theory behind the implementation was not being mentioned in the thesis. Listing 5.1 shows the main function of the predecessor thesis implementation.

Listing 5.1: main function implementation in [Kor09]

```
382 while (0x01)
383 {
            if(uartInterrupt == ON) // got a character from RS232
384
385 +---- 44 lines:
429
430
            // --- RECEIVE A DATAGRAM ---
431
432
433
            else if((datagramReceived = datagramReceive(...))
                     && netState > 0)
434 +----182 lines:
616
617
618
            else if(helloTime) // prepare periodic Hello message
   +---- 19 lines:
619
638
639
640
            // --- SEND A DATAGRAM ---
641
642
643
            if(datagramReady && netState > 0)
```

```
644 +--- 8 lines:
652
653 }
```

A couple of problems arise from the existing implementation. First of all listing 5.1 reveals the following modules:

- UART Module
- Datagram Receiver Module
- Hello Message Sender Module
- Datagram Sender Module

Which module is being executed depends on the state of the main module being represented by the main function. The state of the main module on the other hand depends directly from the state of the submodules. The main module therefore acts more like a controller of the submodules and takes away the responsibility of the submodule's state management. Furthermore the main function is very long and complex (271 lines of code). The lack of a clear separation of module responsibility and conformance the state machine theory led to a completely new implementation as show in listing 5.2.

Listing 5.2: main function implementation

```
95 while (true) {
96    shell();
97    batman_thread();
98    rx_thread();
99    uart_tx_thread();
100    watchdog();
101    timer_thread();
102 }
```

The new implementation makes it very clear which modules are being executed sequentially. Furthermore the main function does not act as a controller but rather leaves the state management in the module's responsibility.

The state explosion problem [Kat08].

#### Concurrent execution

"Traditional" embedded implementations are using state machines. Especially the existing thesis uses state machine based algorithms a lot, although the author does not mention this fact at all.

#### Alternatives:

- Heavyweight: Real Operating System. Enumerate them and compare ...

5.2 Ring Buffers



Figure 5.3: Concurrent execution model

- Lightweight: Thread implementations. Problem: Each thread has its own stack which consumes a lot of memory.
- More Lightweight: Protothreads. Best compromise between classical state machines and real threads.

## 5.2 Ring Buffers

## 5.3 Half-Duplex Radio Access (Petri Net)

## 6 Network Stack

- 6.1 Layer 2a: MAC Layer
- 6.2 Layer 2b: Logical Link Control
- 6.3 Layer 3: Batman Routing
- 6.4 Layer 7: Application

## 7 Research

- 7.1 Simulations
- 7.1.1 Shell
- 7.1.2 Routing
- 7.1.3 Radio Transmission
- 7.2 Mesh evaluation
- 7.3 Results

## 8 Conclusion

## Bibliography

- [Boo67] BOOTH, Taylor L.: Sequential Machines and Automata Theory (1st ed.) (1967)
- [Kat08] Katoen, Joost-Pieter: The State Explosion Problem (2008)
- [Kor09] Korniowski, Marek: Projekt odpornej na awarie sieci komputerowej z transmisją danych w pasmach nielicencjonowanych (2009)

# List of Figures

| 5.1 | Sequential execution model |  |  |  |  |  |  |  |  |  |  |  |  |  | 9  |
|-----|----------------------------|--|--|--|--|--|--|--|--|--|--|--|--|--|----|
| 5.2 | State Machine for a module |  |  |  |  |  |  |  |  |  |  |  |  |  | 10 |

# List of Tables

# Danksagung