# **Rvmyth**

The rvmyth module is a simple RISC-V based processor. It outputs a 10-bit digital signal (OUT) to be converted by the DAC.

[rvmyth](https://github.com/kunalg123/rvmyth/)

## Inputs:

- CLK: Clock signal generated by the PLL.
- reset: Initializes or resets the processor.

### Outputs:

- OUT: A 10-bit digital signal representing processed data to be sent to the DAC.

## Tools needed to simulate rvmyth

- 1. iverilog
- 2. gtkwave

# Steps to simulate rvmyth

- 1. git clone <a href="https://github.com/kunalg123/rvmyth/">https://github.com/kunalg123/rvmyth/</a>
- 2. cd rvmyth
- 3. iverilog mythcore\_test.v tb\_mythcore\_test.v
- 4. ./a.out
- 5. gtkwave tb\_mythcore\_test.vcd

```
root@vsd:/home/mjcet/VSDBabySoC# ls
images LICENSE Makefile output README.md rvmyth src
root@vsd:/home/mjcet/VSDBabySoC# cd rvmyth
root@vsd:/home/mjcet/VSDBabySoC/rvmyth# iverilog mythcore_test.v tb_mythcore_te
st.v
root@vsd:/home/mjcet/VSDBabySoC/rvmyth# ./a.out
VCD info: dumpfile tb_mythcore_test.vcd opened for output.
root@vsd:/home/mjcet/VSDBabySoC/rvmyth# gtkwave tb_mythcore_test.vcd
```

### Reset =1 output is undefined





clk

wire out[9:0] reg reset

гед



# Inputs

CLK clock signal is generated form the PLL RESET is initialize the processor

# Outputs:

OUT: 10 bit Digital Signal Processing data processed