

# **AP-485**

# APPLICATION NOTE

# Intel Processor Identification and the CPUID Instruction

April 1998

Order Number: 241618-009

Information in this document is provided in connection with Intel products. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Intel's Terms and Conditions of Sale for such products, Intel assumes no liability whatsoever, and Intel disclaims any express or implied warranty, relating to sale and/or use of Intel products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright or other intellectual property right. Intel products are not intended for use in medical, life saving, or life sustaining applications.

Intel may make changes to specifications and product descriptions at any time, without notice.

Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined." Intel reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them.

Intel's Intel Architecture processors (e.g., Pentium® processor, Pentium processor with MMX<sup>™</sup> technology, Pentium Pro processor, Pentium II processor and Celeron™ processor) may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request.

Contact your local Intel sales office or your distributor to obtain the latest specifications and before placing your product order.

Copies of documents which have an ordering number and are referenced in this document, or other Intel literature, may be obtained by calling 1-800-548-4725 or by visiting Intel's website at http://www.intel.com

Copyright © Intel Corporation 1996, 1997.

\* Third-party brands and names are the property of their respective owners.



# **CONTENTS**

| PA                                                             | GE  |
|----------------------------------------------------------------|-----|
| 1.0. INTRODUCTION                                              | 5   |
| 1.1. Update Support                                            | 5   |
| 2.0. DETECTING THE CPUID INSTRUCTION                           | 5   |
| 3.0. OUTPUT OF THE CPUID INSTRUCTION                           | 6   |
| 3.1. Vendor ID String                                          | 7   |
| 3.2. Processor Signature                                       | 7   |
| 3.3. Feature Flags                                             | 9   |
| 3.4. Cache Size and Format Information                         | 9   |
| 3.5. SYSENTER/SYSEXIT – SEP Features Bit                       | .13 |
| 3.6. Pentium <sup>®</sup> Pro Processor Output Example         | .13 |
| 3.7. Pentium <sup>®</sup> II Processor, Model 3 Output Example | .13 |
| 4.0. USAGE GUIDELINES                                          | 14  |
| 5.0. PROPER IDENTIFICATION SEQUENCE                            | 14  |
| 6.0. USAGE PROGRAM EXAMPLES                                    | 16  |



## **REVISION HISTORY**

| Revision | Revision History                                                                                                                                                                                                                                                                                             | Date  |
|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| -001     | Original Issue.                                                                                                                                                                                                                                                                                              | 05/93 |
| -002     | Modified Table 2, Intel486™ and Pentium® Processor Signatures.                                                                                                                                                                                                                                               | 10/93 |
| 003      | Updated to accommodate new processor versions. Program examples modified for ease of use, section added discussing BIOS recognition for OverDrive® processors, and feature flag information updated.                                                                                                         |       |
| -004     | Updated with Pentium Pro and OverDrive processors information. Modified Tables1, 3 and 5. Inserted Tables 6, 7 and 8. Inserted Sections 3.4. and 3.5.                                                                                                                                                        | 12/95 |
| -005     | Added Figures 1 and 3. Added Footnotes 1 and 2. Modified Figure 2. Added Assembly code example in Section 4. Modified Tables 3, 5 and 7. Added two bullets in Section 5.0. Modified cpuid3b.ASM and cpuid3b.C programs to determine if processor features MMX <sup>™</sup> technology. Modified Figure 6.0.  | 11/96 |
| -006     | Modified Table 3. Added reserved for future member of P6 family of processors entry. Modified table header to reflect Pentium II processor family. Modified Table 5. Added SEP bit definition. Added Section 3.5. Added Section 3.7 and Table 9. Corrected references of P6 family to reflect correct usage. | 3/97  |
|          | Modified cpuid3a.asm, cpuid3b.asm and cpuid3.c example code sections to check for SEP feature bit and to check for, and identify, the Pentium II processor. Added additional disclaimer related to designers and errata.                                                                                     |       |
| - 007    | Modified Table 2. Added Pentium II processor, model 5 entry. Modified existing Pentium II processor entry to read "Pentium II processor, model 3". Modified Table 5. Added additional feature bits, PAT and FXSR. Modified Table 7. Added entries 44h and 45h.                                               | 1/98  |
|          | Removed the note "Do not assume a value of 1 in a feature flag indicates that a given feature is present. For future feature flags, a value of 1 may indicate that the specific feature is not present" in Section 4.0.                                                                                      |       |
|          | Modified cpuid3b.asm and cpuid3.c example code section to check for, and identify, the Pentium II processor, model 5. Modified existing Pentium II processor code to print Pentium II processor, model 3.                                                                                                    |       |
| - 008    | Added note to identify Celeron™ processor in Section 3.2. Modified Table 2. Added Celeron processor & Pentium OverDrive processor with MMX technology entry. Modified Table 5. Added additional feature bit, PSE-36.                                                                                         | 4/98  |
|          | Modified cpuid3b.asm, cpuid3b.asm and cpuid3.c example code to check for, and identify, the Celeron processor.                                                                                                                                                                                               |       |



#### 1.0. INTRODUCTION

As the Intel Architecture evolves with the addition of new generations and models of processors (8086, 8088, Intel 286, Intel386<sup>TM</sup>, Intel486<sup>TM</sup>, Pentium® processors, Pentium OverDrive® processors, Pentium processors with MMX<sup>TM</sup> technology, Pentium OverDrive processors with MMX technology, Pentium Pro processors with MMX technology, Pentium Pro processors, Pentium II processors and Celeron<sup>TM</sup> processors), it is essential that Intel provide an increasingly sophisticated means with which software can identify the features available on each processor. This identification mechanism has evolved in conjunction with the Intel Architecture as follows:

- Originally, Intel published code sequences that could detect minor implementation or architectural differences to identify processor generations.
- Later, with the advent of the Intel386<sup>TM</sup> processor, Intel implemented processor signature identification which provided the processor family, model, and stepping numbers to software, but only upon reset.
- As the Intel Architecture evolved, Intel extended the processor signature identification into the CPUID instruction. The CPUID instruction not only provides the processor signature, but also provides information about the features supported by and implemented on the Intel processor.

The evolution of processor identification was necessary because, as the Intel Architecture proliferates, the computing market must be able to tune processor functionality across processor generations and models that have differing sets of features. Anticipating that this trend will continue with future processor generations, the Intel Architecture implementation of the CPUID instruction is extensible.

This application note explains how to use the CPUID instruction in software applications, BIOS implementations, and various processor tools. By taking advantage of the CPUID instruction, software developers can create software applications and tools that can execute compatibly across the widest range of Intel processor generations and models, past, present, and future

# 1.1. Update Support

You can obtain new Intel processor signature and feature bits information from the developer's manual, programmer's reference manual or appropriate documentation for a processor. In addition, you can receive updated versions of the programming examples included in this application note; contact your Intel representative for more information.

# 2.0. DETECTING THE CPUID INSTRUCTION

Starting with the Intel486 family and subsequent Intel processors, Intel provides a straightforward method for determining whether the processor's internal architecture is able to execute the CPUID instruction. This method uses the ID flag in bit 21 of the EFLAGS register. If software can change the value of this flag, the CPUID instruction is executable. <sup>1</sup> See Figure 1.



Figure 1. Flag Register Evolution

### **Footnotes**

Only in some Intel486™ and succeeding processors. Bit 21 in the Intel386™ processor's Eflag register cannot be changed by software, and the Intel386 processor cannot execute the CPUID instruction. Execution of CPUID on a processor that does not support this instruction will result in an invalid opcode exception.



The POPF, POPFD, PUSHF, and PUSHFD instructions are used to access the Flags, Eflags register. The program examples at the end of this application note show how you use the PUSHFD instruction to read and the POPFD instruction to change the value of the ID flag.

# 3.0. OUTPUT OF THE CPUID INSTRUCTION

Figure 2 summarizes the outputs of the CPUID instruction. The function of the CPUID instruction is

fully dependent upon the contents of the EAX register. This means, by placing different values in the EAX register and then executing CPUID, the CPUID instruction will perform a specific function dependent upon whatever value is resident in the EAX register (see Table 1). In order to determine the highest acceptable value for the EAX register input and CPUID operation, the program should set the EAX register parameter value to "0" and then execute the CPUID instruction as follows

MOV EAX, 00H CPUID



Figure 2. CPUID Instruction Outputs



| Table 1. | Effects of E | EAX Cor  | itents on |
|----------|--------------|----------|-----------|
| CP       | UID Instruct | tion Out | put       |

| Parameter               | Outputs of CPUID                                                                             |
|-------------------------|----------------------------------------------------------------------------------------------|
| EAX = 0                 | EAX ← Highest value recognized by CPUID instruction                                          |
|                         | EBX:EDX:ECX ← Vendor identification string                                                   |
| EAX = 1                 | $EAX \leftarrow Processor \ signature$                                                       |
|                         | EDX ← Feature flags                                                                          |
|                         | $\begin{tabular}{ll} EBX:ECX \leftarrow Intel \ reserved \\ (Do \ not \ use.) \end{tabular}$ |
| EAX = 2                 | EAX:EBX:ECX:EDX ← Processor configuration parameters                                         |
| 3 ≤ EAX ≤ highest value | Intel reserved                                                                               |
| EAX > highest value     | $\begin{array}{l} EAX.EBX.ECX.EDX \leftarrow Undefined \\ (Do\ not\ use.) \end{array}$       |

After the execution of the CPUID instruction, a return value will be present in the EAX register. Always use an EAX parameter value that is equal to or greater than zero and less than or equal to this highest EAX "returned" value. On current and future IA-32 processors, bit 31 in the EAX register will be clear when CPUID is called with an input parameter greater then highest value. All other bit values returned by the processor in response to a CPUID instruction with EAX set to a value higher than appropriate for that processor are model specific and should not be relied upon.

# 3.1. Vendor ID String

In addition to returning the highest value in the EAX register, the Intel Vendor-ID string can be simultaneously verified as well. If the EAX register contains an input value of 0, the CPUID instruction also returns the vendor identification string in the EBX, EDX, and ECX registers (see Figure 2). These registers contain the ASCII string:

#### GenuineIntel

While any imitator of the Intel Architecture can provide the CPUID instruction, no imitator can legitimately claim that its part is a genuine Intel part. So the presence of the GenuineIntel string is an assurance that the CPUID instruction and the processor signature are implemented as described in this document. If the "GenuineIntel" string is not returned after execution of the CPUID instruction, do not rely upon the information described in

this document to interpret the information returned by the CPUID instruction.

# 3.2. Processor Signature

Beginning with the Intel486 processor family, the processor will return a processor identification signature value after reset in the EDX register (see Figure 3).



Figure 3. EDX Register Value after RESET

Processors that implement the CPUID instruction also return the processor identification signature after reset; however, the CPUID instruction gives you the flexibility of checking the processor signature at any time. Figure 3 shows the format of the signature for the Intel486, Pentium, Pentium Pro, Pentium II processors and Celeron processors. Note that the EDX processor signature value after reset is equivalent to the processor signature output value in the EAX register in Figure 2. Table 2 shows the values returned in the EAX register currently defined for these processors. (The high-order 18 bits are undefined and reserved.)

The processor type, specified in bit positions 12 and 13 of Table 3, indicates whether the processor is an original OEM processor, an OverDrive processor, or a dual processor (capable of being used in a dual processor system). Table 3 shows the processor type values returned in bits 12 and 13 of the EAX register.

The family values, specified in bit positions 8 through 11, indicates whether the processor belongs to the Intel386, Intel486, Pentium or P6 family of processors.

The model number, specified in bits 4 though 7, indicates the processor's family model number, while the stepping number in bits 0 through 3 indicates the revision number of that model.

The Celeron processor and Pentium II processor, model 5 share the same family and model number. To differentiate between the two processors, software should check the cache descriptor values through executing CPUID instruction with EAX =2. If no L2 cache is returned, the processor is identified as a Celeron processor otherwise it is a Pentium II processor, model 5 (please see Section 3.4 for further details).



Table 2. Intel486<sup>™</sup>, Pentium® Processor Family, OverDrive®, Pentium Pro Processor, Pentium II

Processor and Celeron™ Processor Signatures

| Туре   | Family | Model         | Stepping | Description                                                                                   |
|--------|--------|---------------|----------|-----------------------------------------------------------------------------------------------|
| 00     | 0100   | 0000 and 0001 | XXXX (1) | Intel486 <sup>™</sup> DX processors                                                           |
| 00     | 0100   | 0010          | XXXX (1) | Intel486 SX processors                                                                        |
| 00     | 0100   | 0011          | XXXX (1) | Intel 487 processors                                                                          |
| 00     | 0100   | 0011          | XXXX (1) | IntelDX2™ processors                                                                          |
| 00     | 0100   | 0011          | XXXX (1) | IntelDX2 OverDrive® processors                                                                |
| 00     | 0100   | 0100          | XXXX (3) | Intel486 SL processor                                                                         |
| 00     | 0100   | 0101          | XXXX (1) | IntelSX2™ processors                                                                          |
| 00     | 0100   | 0111          | XXXX (3) | Write-Back Enhanced IntelDX2 processors                                                       |
| 00     | 0100   | 1000          | XXXX (3) | IntelDX4™ processors                                                                          |
| 00, 01 | 0100   | 1000          | XXXX (3) | IntelDX4 OverDrive processors                                                                 |
| 00     | 0101   | 0001          | XXXX (2) | Pentium® processors (60, 66)                                                                  |
| 00     | 0101   | 0010          | XXXX (2) | Pentium processors (75, 90, 100, 120, 133, 150, 166, 200)                                     |
| 01 (4) | 0101   | 0001          | XXXX (2) | Pentium OverDrive processor for Pentium processor (60, 66)                                    |
| 01 (4) | 0101   | 0010          | xxxx (2) | Pentium OverDrive processor for Pentium processor (75, 90, 100, 120, 133)                     |
| 01     | 0101   | 0011          | xxxx (2) | Pentium OverDrive processors for Intel486 processor-<br>based systems                         |
| 00     | 0101   | 0100          | XXXX (2) | Pentium processor with MMX <sup>™</sup> technology (166, 200)                                 |
| 01     | 0101   | 0100          | xxxx (2) | Pentium OverDrive processor with MMX technology for Pentium processor (75, 90, 100, 120, 133) |
| 00     | 0110   | 0001          | XXXX (2) | Pentium Pro processor                                                                         |
| 00     | 0110   | 0011          | xxxx (2) | Pentium II processor, model 3                                                                 |
| 00     | 0110   | 0101(5)       | xxxx (2) | Pentium II processor, model 5 and Celeron™ processor                                          |
| 01     | 0110   | 0011          | XXXX (2) | Reserved for a future OverDrive processor for Pentium Pro processor                           |

### NOTES:

- 1. This processor does not implement the CPUID instruction.
- 2. Refer to the Intel486<sup>™</sup> documentation, the *Pentium® Processor Specification Update* (Order Number 242480), the *Pentium® Pro Processor Specification Update* (Order Number 242689), the *Pentium® II Processor Specification Update* (Order Number 243337), or the *Celeron™ Processor Specification Update* for the latest list of stepping numbers.
- 3. Stepping 3 implements the CPUID instruction.
- 4. The definition of the type field for the OverDrive® processor is 01h. An errata on the Pentium® OverDrive processor will always return 00h as the type.
- To differentiate between the Pentium II processor, model 5 and the Celeron™ processor, software should check for the "no L2 cache" descriptor.



| Table 3. | Process   | sor Type |
|----------|-----------|----------|
| (Bit Pos | itions 13 | and 12)  |

| Value | Description                  |
|-------|------------------------------|
| 00    | Original OEM processor       |
| 01    | OverDrive® processor         |
| 10    | Dual processor               |
| 11    | Intel reserved (Do not use.) |

Older versions of Intel486 SX, Intel486 DX and IntelDX2 processors do not support the CPUID instruction, 2 so they can only return the processor signature at reset. Refer to Table 2 to determine which processors support the CPUID instruction.

Figure 4 shows the format of the processor signature for Intel386 processors, which are different from other processors. Table 4 shows the values currently defined for these Intel386 processors.

### **Footnotes**

<sup>2</sup> All Intel486 SL-enhanced and Write-Back enhanced processors are capable of executing the CPUID instruction. See Table 2.

# 3.3. Feature Flags

When the EAX register contains a value of 1, the CPUID instruction (in addition to loading the processor signature in the EAX register) loads the EDX register with the feature flags. The current feature flags (when Flag = 1) indicate what features the processor supports. Table 5 lists the currently defined feature flag values.

For future processors, refer to the programmer's reference manual, user's manual, or the appropriate documentation for the latest feature flag values.

Use the feature flags in your applications to determine which processor features are supported. By using the CPUID feature flags to predetermine processor features, your software can detect and avoid incompatibilities.

# 3.4. Cache Size and Format Information

When the EAX register contains a value of 2, the CPUID instruction loads the EAX, EBX, ECX and EDX registers with descriptors that indicate the processor's cache characteristics. The lower 8 bits of the EAX register (AL) contain a value that identifies the number of times the CPUID has to be executed to obtain a complete image of the processor's caching systems. For example, the Pentium Pro processor returns a value of 1 in the lower 8 bits of the EAX register to indicate that the CPUID instruction need only be executed once (with EAX = 2) to obtain a complete image of the processor configuration.



Figure 4. Processor Signature Format on Intel386™ Processors



Table 4. Intel386™ Processor Signatures

| Type | Family | Major Stepping | Minor Stepping | Description            |
|------|--------|----------------|----------------|------------------------|
| 0000 | 0011   | 0000           | XXXX           | Intel386™ DX processor |
| 0010 | 0011   | 0000           | XXXX           | Intel386 SX processor  |
| 0010 | 0011   | 0000           | XXXX           | Intel386 CX processor  |
| 0010 | 0011   | 0000           | xxxx           | Intel386 EX processor  |
| 0100 | 0011   | 0000 and 0001  | xxxx           | Intel386 SL processor  |
| 0000 | 0011   | 0100           | xxxx           | RapidCAD® coprocessor  |

# Table 5. Feature Flag Values

|     |      | Description when                          | reature riag values                                                                                                                                                                                                                          |
|-----|------|-------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit | Name | Flag = 1                                  | Comments                                                                                                                                                                                                                                     |
| 0   | FPU  | Floating-point unit on-chip               | The processor contains an FPU that supports the Intel 387 floating-point instruction set.                                                                                                                                                    |
| 1   | VME  | Virtual Mode Extension                    | The processor supports extensions to virtual-8086 mode.                                                                                                                                                                                      |
| 2   | DE   | Debugging Extension                       | The processor supports I/O breakpoints, including the CR4.DE bit for enabling debug extensions and optional trapping of access to the DR4 and DR5 registers.                                                                                 |
| 3   | PSE  | Page Size Extension                       | The processor supports 4-Mbyte pages.                                                                                                                                                                                                        |
| 4   | TSC  | Time Stamp Counter                        | The RDTSC instruction is supported including the CR4.TSD bit for access/privilege control.                                                                                                                                                   |
| 5   | MSR  | Model Specific Registers                  | Model Specific Registers are implemented with the RDMSR, WRMSR instructions                                                                                                                                                                  |
| 6   | PAE  | Physical Address<br>Extension             | Physical addresses greater than 32 bits are supported.                                                                                                                                                                                       |
| 7   | MCE  | Machine Check Exception                   | Machine Check Exception, Exception 18, and the CR4.MCE enable bit are supported                                                                                                                                                              |
| 8   | CX8  | CMPXCHG8 Instruction<br>Supported         | The compare and exchange 8 bytes instruction is supported.                                                                                                                                                                                   |
| 9   | APIC | On-chip APIC Hardware Supported (1)       | The processor contains a local APIC.                                                                                                                                                                                                         |
| 10  |      | Reserved                                  | Do not count on their value.                                                                                                                                                                                                                 |
| 11  | SEP  | Fast System Call                          | Indicates whether the processor supports the Fast System Call instructions, SYSENTER and SYSEXIT. NOTE: Refer to Section 3.5 for further information regarding SYSENTER/SYSEXIT feature and SEP feature bit.                                 |
| 12  | MTRR | Memory Type Range<br>Registers            | The Processor supports the Memory Type Range Registers specifically the MTRR_CAP register.                                                                                                                                                   |
| 13  | PGE  | Page Global Enable                        | The global bit in the PDEs and PTEs and the CR4.PGE enable bit are supported.                                                                                                                                                                |
| 14  | MCA  | Machine Check<br>Architecture             | The Machine Check Architecture is supported, specifically the MCG_CAP register.                                                                                                                                                              |
| 15  | CMOV | Conditional Move<br>Instruction Supported | The processor supports CMOVcc, and if the FPU feature flag (bit 0) is also set, supports the FCMOVCC and FCOMI instructions.                                                                                                                 |
| 16  | PAT  | Page Attribute Table                      | Indicates whether the processor supports the Page Attribute Table. This feature augments the Memory Type Range Registers (MTRRs), allowing an operating system to specify attributes of memory on a 4K granularity through a linear address. |



Table 5. Feature Flag Values (Continued)

| Bit     | Name                           | Description when Flag = 1                                | Comments                                                                                                                                                                                                                                                                                    |
|---------|--------------------------------|----------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 17      | PSE-36                         | 36-bit Page Size<br>Extension                            | Indicates whether the processor supports 4-Mbyte pages that are capable of addressing physical memory beyond 4GB. This feature indicates that the upper four bits of the physical address of the 4-Mbyte page is encoded by bits 13-16 of the page directory entry.                         |
| 18 – 22 |                                | Reserved                                                 | Do not count on their value.                                                                                                                                                                                                                                                                |
| 23      | MMX <sup>™</sup><br>Technology | Intel Architecture MMX <sup>™</sup> technology supported | The processor supports the MMX technology instruction set extensions to Intel Architecture.                                                                                                                                                                                                 |
| 24      | FXSR                           | Fast floating-point save and restore                     | Indicates whether the processor supports the FXSAVE and FXRSTOR instructions for fast save and restore of the floating-point context. Presence of this bit also indicates that CR4.OSFXSR is available for an operating system to indicate that it uses the fast save/restore instructions. |
| 25 – 31 |                                | Reserved                                                 | Do not count on their value.                                                                                                                                                                                                                                                                |

#### NOTE:

1. The processor contains a software-accessible Local APIC.

The remainder of the EAX register, and the EBX, ECX, and EDX registers, contain valid 8 bit descriptors. Table 6 shows that a most significant bit of zero indicates a valid 8-bit descriptor. To decode descriptors, move sequentially from the most significant byte of the register down through the least significant byte of the register. Table 7 lists the current descriptor values and their respective cache characteristics. This list will be extended in the future as necessary.

Table 6. Descriptor Formats

| Table of Decemples Fermate |                      |                                                                                                                       |  |
|----------------------------|----------------------|-----------------------------------------------------------------------------------------------------------------------|--|
| Register<br>MSB            | Descriptor<br>Type   | Description                                                                                                           |  |
| 1                          | Reserved             | Reserved for future use.                                                                                              |  |
| 0                          | 8 bit<br>descriptors | Descriptors point to a parameter table to identify cache characteristics. The descriptor is null if it has a 0 value. |  |



**Table 7. Descriptor Decode Values** 

| Descriptor<br>Value | Cache Description                                                |
|---------------------|------------------------------------------------------------------|
| 00h                 | Null                                                             |
| 01h                 | Instruction TLB, 4K pages, 4-way set associative, 32 entries     |
| 02h                 | Instruction TLB, 4M pages, fully associative, 2 entries          |
| 03h                 | Data TLB, 4K pages, 4-way set associative, 64 entries            |
| 04h                 | Data TLB, 4M pages, 4-way set associative, 8 entries             |
| 06h                 | Instruction cache, 8K, 4-way set associative, 32 byte line size  |
| 08h                 | 16KB instruction cache, 4-way set associative, 32 byte line size |
| 0Ah                 | Data cache, 8K, 2-way set associative, 32 byte line size         |
| 0Ch                 | 16KB data cache, 4-way set associative, 32 byte line size        |
| 40h                 | No L2 cache                                                      |
| 41h                 | Unified cache, 32 byte cache line,4-way set associative, 128K    |
| 42h                 | Unified cache, 32 byte cache line, 4-way set associative, 256K   |
| 43h                 | Unified cache, 32 byte cache line, 4-way set associative, 512K   |
| 44h                 | Unified cache, 32 byte cache line, 4-way set associative, 1M     |
| 45h                 | Unified cache, 32 byte cache line, 4-way set associative, 2M     |

Table 8. Pentium® Pro Processor, with 256K L2 Cache, CPUID (EAX=2) Example Return Values

|     | 31  | 23  | 15  | 7 0 |
|-----|-----|-----|-----|-----|
| EAX | 03h | 02h | 01h | 01h |
| EBX | 0   | 0   | 0   | 0   |
| ECX | 0   | 0   | 0   | 0   |
| EDX | 06h | 04h | 0Ah | 42h |



### 3.5. SYSENTER/SYSEXIT – SEP Features Bit

The presence of this facility is indicated by the SYSENTER Present (SEP) bit 11 of CPUID. An operating system that detects the presence of the SEP bit must also qualify the processor family and model to ensure that the SYSENTER/SYSEXIT instructions are actually present:

```
If (CPUID SEP bit is set) {

If (Family == 6) AND (Model < 3) AND

(Stepping < 3) {

THEN

Fast System Call is NOT supported

}

ELSE Fast System Call is supported
}
```

The Pentium Pro processor (Model = 1) returns a set SEP CPUID feature bit, but should not be used by software.

# 3.6. Pentium<sup>®</sup> Pro Processor Output Example

The Pentium Pro processor returns the values shown in Table 8. As the value of AL=1, it is valid to interpret the remainder of the registers according to Table 7. Table 8 also shows that the MSB of the EAX register is 0. This indicates that the upper 8 bits constitute an 8 bit descriptor. The remaining register values in Table 8 show that the Pentium Pro processor has the following cache characteristics:

- A data TLB that maps 4K pages, is 4 way set associative, and has 64 entries.
- An instruction TLB that maps 4M pages, is fully associative, and has 2 entries.

- An instruction TLB that maps 4K pages, is 4 way set associative, and has 32 entries.
- An instruction cache that is 8K, is 4 way set associative, and has a 32 byte line size.
- A data TLB that maps 4M pages, is 4 way set associative, and has 8 entries.
- A data cache that is 8K, is 2 way set associative, and has a 32 byte line size.
- A unified cache that is 256K, is 4 way set associative, and has a 32 byte line size.

# 3.7. Pentium® II Processor, Model 3 Output Example

The Pentium II processor, model 3 returns the values shown in Table 9. If the value of AL=1, it is valid to interpret the remainder of the registers according to Table 7. Table 9 also shows the MSB of EAX register is 0. As with the Pentium Pro processor this indicates the upper 8 bits constitute an 8 bit descriptor. The remaining register values in Table 9 shows the Pentium II processor has the following cache characteristics:

- A data TLB that maps 4K pages, is 4 way set associative, and has 64 entries.
- An instruction TLB that maps 4M pages, is fully associative, and has 2 entries.
- An instruction TLB that maps 4K pages, is 4 way set associative, and has 32 entries.
- A data cache that is 16K, is 4 way set associative, and has a 32 byte line size.
- A data TLB that maps 4M pages, is 4 way set associative, and has 8 entries.
- An instruction cache that is 16K, is 4 way set associative, and has a 32 byte line size.
- A unified cache that is 512K, is 4 way set associative, and has a 32 byte line size.

Table 9. Pentium® II Processor, Model 3 with 512K L2 Cache, CPUID (EAX=2) Example Return Values

|     | 31  | 23  | 15  | 7 0 |
|-----|-----|-----|-----|-----|
| EAX | 03h | 02h | 01h | 01h |
| EBX | 0   | 0   | 0   | 0   |
| ECX | 0   | 0   | 0   | 0   |
| EDX | 0Ch | 04h | 08h | 43h |



### 4.0. USAGE GUIDELINES

This document presents Intel-recommended featuredetection methods. Software should not try to identify features by exploiting programming tricks, undocumented features, or otherwise deviating from the guidelines presented in this application note.

The following guidelines are intended to help programmers maintain the widest range of compatibility for their software.

- Do not depend on the absence of an invalid opcode trap on the CPUID opcode to detect the CPUID instruction. Do not depend on the absence of an invalid opcode trap on the PUSHFD opcode to detect a 32-bit processor. Test the ID flag, as described in Section 2.0, and shown in Section 5.0.
- Do not assume that a given family or model has any specific feature. For example, do not assume the family value 5 (Pentium® processor) means there is a floating-point unit on-chip. Use the feature flags for this determination.
- Do not assume processors with higher family or model numbers have all the features of a processor with a lower family or model number. For example, a processor with a family value of 6 (P6 family processor) may not necessarily have all the features of a processor with a family value of 5.
- Do not assume that the features in the OverDrive® processors are the same as those in the OEM version of the processor. Internal caches and instruction execution might vary.
- Do not use undocumented features of a processor to identify steppings or features. For example, the Intel386™ processor A-step had bit instructions that were withdrawn with the B-step. Some software attempted to execute these instructions and depended on the invalid-opcode exception as a signal that it was not running on the A-step part. The software failed to work correctly when the Intel486 processor used the same opcodes for different instructions. The software should have used the stepping information in the processor signature.
- Test feature flags individually and do not make assumptions about undefined bits. For example, it would be a mistake to test the FPU bit by

- comparing the feature register to a binary 1 with a compare instruction.
- Do not assume the clock of a given family or model runs at a specific frequency, and do not write processor speed-dependent code, such as timing loops. For instance, an OverDrive processor could operate at a higher internal frequency and still report the same family and/or model. Instead, use a combination of the system's timers to measure elapsed time and the TSC (Time Stamp Counter) to measure processor core clocks to allow direct calibration of the processor core.
- Processor model-specific registers may differ among processors, including in various models of the Pentium processor. Do not use these registers unless identified for the installed processor. This is particularly important for systems upgradeable with an OverDrive processor. Only use Model Specific registers that are defined in the BIOS writers guide for that processor.
- Do not rely on the result of the CPUID algorithm when executed in virtual 8086 mode.
- Do not assume any ordering of model and/or stepping numbers. They are assigned arbitrarily.

# 5.0. PROPER IDENTIFICATION SEQUENCE

The cpuid3a.asm program example demonstrates the correct use of the CPUID instruction. (See Example 1.) It also shows how to identify earlier processor generations that do not implement the processor signature or CPUID instruction. (See Figure 5.) This program example contains the following two procedures:

- get\_cpu\_type identifies the processor type.
   Figure 5 illustrates the flow of this procedure.
- get\_fpu\_type determines the type of floatingpoint unit (FPU) or math coprocessor (MCP).

This procedure has been tested with 8086, 80286, Intel386, Intel486, Pentium processor, Pentium processor with MMX technology, OverDrive processor with MMX technology, Pentium Pro processors, Pentium II processors and Celeron processors. This program example is written in assembly language and is suitable for inclusion in a run-time library, or as system calls in operating systems.





Figure 5. Flow of Processor get\_cpu\_type Procedure



### 6.0. USAGE PROGRAM EXAMPLES

The cpuid3b.asm or cpuid3.c program examples demonstrate applications that call get\_cpu\_type and get\_fpu\_type procedures and interpret the returned information. This code is shown in Example 2 and Example 3. The results, which are displayed on the monitor, identify the installed processor and features.

The cpuid3b.asm example is written in assembly language and demonstrates an application that displays the returned information in the MS-DOS\* environment. The cpuid3.c example is written in the C language (see Example 2 and Example 3). Figure 6 presents an overview of the relationship between the three program examples.



Figure 6. Flow of Processor Identification Extraction Procedure



.model flat

#### **Example 1. Processor Identification Extraction Procedure**

Filename: cpuid3a.asm Copyright 1993, 1994, 1995, 1996, 1997, 1998 by Intel Corp. This program has been developed by Intel Corporation. Intel has various intellectual property rights which it may assert under certain circumstances, such as if another manufacturer's processor mis-identifies itself as being "GenuineIntel" when the CPUID instruction is executed. Intel specifically disclaims all warranties, express or implied, and all liability, including consequential and other indirect damages, for the use of this program, including liability for infringement of any proprietary rights, and including the warranties of merchantability and fitness for a particular purpose. Intel does not assume any responsibility for any errors which may appear in this program nor any responsibility to update it. This code contains two procedures: \_get\_cpu\_type: Identifies processor type in \_cpu\_type: 0=8086/8088 processor 2=Intel 286 processor 3=Intel386(TM) family processor 4=Intel486(TM) family processor 5=Pentium(R) family processor 6=P6 family of processors \_get\_fpu\_type: Identifies FPU type in \_fpu\_type: 0=FPU not present 1=FPU present 2=287 present (only if \_cpu\_type=3) 3=387 present (only if \_cpu\_type=3) This program has been tested with the Microsoft Developer Studio. This code correctly detects the current Intel 8086/8088, 80286, 80386, 80486, Pentium(R), Pentium(R) Pro, Pentium(R) II processors and Celeron(R) processors in the real-address mode only. To assemble this code with TASM, add the JUMPS directive. ; Uncomment this line for TASM jumps TITLE cpuid3a comment this line for 32-bit segments DOSSEG uncomment the following 2 lines for 32-bit segments .386



```
comment this line for 32-bit segments
       .model small
CPU_IDMACRO
       db
              0fh
                                            ; Hardcoded CPUID instruction
       db
              0a2h
ENDM
       .data
       public
              _cpu_type
       public
              _fpu_type
   public
               _v86_flag
       public
              _cpuid_flag
              _intel_CPU
       public
       public
              _vendor_id
       public
              _cpu_signature
       public
              _features_ecx
       public
              _features_edx
       public
              _features_ebx
       public
              cache eax
       public
              _cache_ebx
              _cache_ecx
       public
       public
              _cache_edx
       public
             _sep_flag
       _cpu_type
                             db
                                    0
       _fpu_type
                             db
                                    0
       _v86_flag
                             db
                                    0
       _cpuid_flag
                             db
                                    0
                                    0
       _intel_CPU
                             db
                                    0
       _sep_flag
                             db
       _vendor_id
                             db
                                     "GenuineIntel"
       intel_id
                             db
       _cpu_signature
                             dd
                                    0
                                    0
       _features_ecx
                             dd
       _features_edx
                             dd
                                    0
       _features_ebx
                             dd
                                    0
                             dd
                                    0
       _cache_eax
       _cache_ebx
                             dd
                                    0
       _cache_ecx
                             dd
                                    0
       _cache_edx
                             dd
                                    0
                             dw
                                    0
       fp_status
       .code
       comment this line for 32-bit segments
       .8086
       uncomment this line for 32-bit segments
       .386
```



```
public
                _get_cpu_type
_get_cpu_type proc
        This procedure determines the type of processor in a system
        and sets the _cpu_type variable with the appropriate
        value. If the CPUID instruction is available, it is used
        to determine more specific details about the processor.
        All registers are used by this procedure, none are preserved.
        To avoid AC faults, the AM bit in CR0 must not be set.
        Intel 8086 processor check
        Bits 12-15 of the FLAGS register are always set on the
        8086 processor.
        For 32-bit segments comment the following lines down to the next
        comment line that says "STOP"
check_8086:
        pushf
                                                   ; push original FLAGS
        pop
                 ax
                                                   ; get original FLAGS
                                                   ; save original FLAGS
        mov
                 cx. ax
        and
                 ax. Offfh
                                                   ; clear bits 12-15 in FLAGS
        push
                                                   ; save new FLAGS value on stack
                                                   ; replace current FLAGS value
        popf
                                                   ; get new FLAGS
        pushf
        pop
                                                   ; store new FLAGS in AX
                 ax. 0f000h
                                                   : if bits 12-15 are set, then
        and
                 ax, 0f000h
                                                   ; processor is an 8086/8088
        cmp
        mov
                 _cpu_type, 0
                                                   ; turn on 8086/8088 flag
                                                   ; go check for 80286
        ine
                 check 80286
                                                   ; double check with push sp
        push
                 sp
        pop
                 dx
                                                   ; if value pushed was different
                 dx, sp
                                                   ; means it's really not an 8086
        cmp
                                                   ; jump if processor is 8086/8088
        ine
                 end_cpu_type
                                                   ; indicate unknown processor
        mov
                 _cpu_type, 10h
        imp
                 end_cpu_type
        Intel 286 processor check
        Bits 12-15 of the FLAGS register are always clear on the
        Intel 286 processor in real-address mode.
        .286
check 80286:
        smsw
                                                   ; save machine status word
                 ax
        and
                                                   ; isolate PE bit of MSW
        mov
                 _v86_flag, al
                                                   ; save PE bit to indicate V86
                 cx, 0f000h
                                                   ; try to set bits 12-15
        or
        push
                                                   ; save new FLAGS value on stack
                 cx
                                                   ; replace current FLAGS value
        popf
        pushf
                                                   ; get new FLAGS
        pop
                 ax
                                                   : store new FLAGS in AX
                 ax, 0f000h
                                                   ; if bits 12-15 are clear
        and
        mov
                 _cpu_type, 2
                                                   ; processor=80286, turn on 80286 flag
                                                   ; jump if processor is 80286
        jΖ
                 end_cpu_type
```



```
Intel386 processor check
        The AC bit, bit #18, is a new bit introduced in the EFLAGS
        register on the Intel486 processor to generate alignment
        faults.
        This bit cannot be set on the Intel386 processor.
        .386
        "STOP"
                                                   : it is safe to use 386 instructions
check_80386:
        pushfd
                                                   ; push original EFLAGS
                                                   ; get original EFLAGS
        pop
                 eax
                                                   ; save original EFLAGS
        mov
                 ecx, eax
                 eax. 40000h
                                                   ; flip AC bit in EFLAGS
        xor
        push
                                                   : save new EFLAGS value on stack
                                                   ; replace current EFLAGS value
        popfd
                                                   ; get new EFLAGS
        pushfd
        pop
                                                   ; store new EFLAGS in EAX
                 eax. ecx
                                                   ; can't toggle AC bit, processor=80386
        xor
                                                   ; turn on 80386 processor flag
        mov
                 _cpu_type, 3
        įΖ
                 end_cpu_type
                                                   ; jump if 80386 processor
        push
                 ecx
                                                   ; restore AC bit in EFLAGS first
        popfd
        Intel486 processor check
        Checking for ability to set/clear ID flag (Bit 21) in EFLAGS
        which indicates the presence of a processor with the CPUID
        instruction.
        .486
check_80486:
                                                   ; turn on 80486 processor flag
        mov
                 _cpu_type, 4
        mov
                 eax, ecx
                                                   ; get original EFLAGS
                 eax, 200000h
                                                   ; flip ID bit in EFLAGS
        xor
                                                   ; save new EFLAGS value on stack
        push
                 eax
        popfd
                                                   ; replace current EFLAGS value
        pushfd
                                                   ; get new EFLAGS
                                                   ; store new EFLAGS in EAX
        pop
                 eax
        xor
                 eax, ecx
                                                   ; can't toggle ID bit,
        je
                 end_cpu_type
                                                   ; processor=80486
        Execute CPUID instruction to determine vendor, family,
        model, stepping and features. For the purpose of this
        code, only the initial set of CPUID information is saved.
                 _cpuid_flag, 1
                                                   ; flag indicating use of CPUID inst.
        mov
                 ebx
        push
                                                   ; save registers
        push
                 esi
        push
                 edi
        mov
                 eax, 0
                                                   ; set up for CPUID instruction
        CPU_ID
                                                   ; get and save vendor ID
```



```
dword ptr _vendor_id, ebx
        mov
        mov
                 dword ptr _vendor_id[+4], edx
        mov
                 dword ptr _vendor_id[+8], ecx
        cmp
                 dword ptr intel_id, ebx
        ine
                 end_cpuid_type
                 dword ptr intel_id[+4], edx
        cmp
        ine
                 end cpuid type
        cmp
                 dword ptr intel_id[+8], ecx
        ine
                 end_cpuid_type
                                                   ; if not equal, not an Intel processor
        mov
                 _intel_CPU, 1
                                                   ; indicate an Intel processor
                 eax, 1
                                                   ; make sure 1 is valid input for CPUID
        cmp
        jl
                 end_cpuid_type
                                                   ; if not, jump to end
        mov
                 eax, 1
        CPU_ID
                                                   ; get family/model/stepping/features
                 _cpu_signature, eax
        mov
                 _features_ebx, ebx
        mov
                 _features_edx, edx
        mov
        mov
                 _features_ecx, ecx
        shr
                 eax. 8
                                                   ; isolate family
        and
                 eax, 0fh
        mov
                 _cpu_type, al
                                                   ; set _cpu_type with family
        Execute CPUID instruction to determine the cache descriptor information
        mov
                 eax. 0
                                                   ; set up to check the EAX value
        CPU_ID
        cmp
                 ax. 2
                                                   ; are cache descriptors supported?
        jl
                 end_cpuid_type
        mov
                 eax. 2
        CPU_ID
        cmp
                                                   ; is one iteration enough to obtain
                                                   ; cache descriptor?
        jne
                 end_cpuid_type
                                                   ; this code supports one iteration only.
                 _cache_eax, eax
                                                   : store cache information
        mov
                                                   ; NOTE: for future processors, CPUID
        mov
                 _cache_ebx, ebx
        mov
                 _cache_ecx, ecx
                                                   ; instruction may need to be run more than
        mov
                 _cache_edx, edx
                                                   ; once to get complete cache information
end_cpuid_type:
        pop
                 edi
                                                   ; restore registers
                 esi
        pop
                 ebx
        pop
        comment this line for 32-bit segments
        .8086
end_cpu_type:
        ret
_get_cpu_type
                         endp
```



```
public _get_fpu_type
_get_fpu_type proc
        This procedure determines the type of FPU in a system
        and sets the _fpu_type variable with the appropriate value.
        All registers are used by this procedure, none are preserved.
        Coprocessor check
        The algorithm is to determine whether the floating-point
        status and control words are present. If not, no
        coprocessor exists. If the status and control words can
        be saved, the correct coprocessor is then determined
        depending on the processor type. The Intel386 processor can
        work with either an Intel287 NDP or an Intel387 NDP.
        The infinity of the coprocessor must be checked to determine
        the correct coprocessor type.
                                           ; reset FP status word
        fninit
        mov
                 fp_status, 5a5ah
                                           ; initialize temp word to non-zero
        fnstsw
                 fp_status
                                           : save FP status word
        mov
                 ax, fp_status
                                           ; check FP status word
        cmp
                 al, 0
                                           ; was correct status written
                                           : no FPU present
        mov
                 _fpu_type, 0
        ine
                 end_fpu_type
check control word:
                                           ; save FP control word
        fnstcw fp status
        mov
                 ax, fp_status
                                           : check FP control word
                 ax. 103fh
        and
                                           : selected parts to examine
                 ax. 3fh
                                           : was control word correct
        cmp
                 _fpu_type, 0
        mov
        ine
                 end_fpu_type
                                           ; incorrect control word, no FPU
        mov
                 _fpu_type, 1
        80287/80387 check for the Intel386 processor
check_infinity:
                 _cpu_type, 3
        cmp
        ine
                 end_fpu_type
        fld1
                                           : must use default control from FNINIT
        fldz
                                           ; form infinity
        fdiv
                                           ; 8087/Intel287 NDP say +inf = -inf
        fld
                                           ; form negative infinity
                 st
        fchs
                                           ; Intel387 NDP says +inf <> -inf
        fcompp
                                           : see if they are the same
        fstsw
                 fp_status
                                           : look at status from FCOMPP
        mov
                 ax, fp_status
        mov
                 _fpu_type, 2
                                           ; store Intel287 NDP for FPU type
        sahf
                                           ; see if infinities matched
                 end_fpu_type
                                           ; jump if 8087 or Intel287 is present
        jΖ
        mov
                 _fpu_type, 3
                                           ; store Intel387 NDP for FPU type
end_fpu_type:
        ret
_get_fpu_type
                          endp
        end
```



### Example 2. Processor Identification Procedure in Assembly Language

```
Filename: cpuid3b.asm
Copyright 1993, 1994, 1995, 1996, 1997, 1998 by Intel Corp.
This program has been developed by Intel Corporation. Intel
has various intellectual property rights which it may assert
under certain circumstances, such as if another
manufacturer's processor mis-identifies itself as being
"GenuineIntel" when the CPUID instruction is executed.
Intel specifically disclaims all warranties, express or
implied, and all liability, including consequential and
other indirect damages, for the use of this program,
including liability for infringement of any proprietary
rights, and including the warranties of merchantability and
fitness for a particular purpose. Intel does not assume any
responsibility for any errors which may appear in this
program nor any responsibility to update it.
This program contains three parts:
Part 1: Identifies processor type in the variable
                 _cpu_type:
Part 2: Identifies FPU type in the variable fpu type:
Part 3: Prints out the appropriate message. This part is
                 specific to the MS-DOS* environment and uses the
                 MS-DOS system calls to print out the messages.
This program has been tested with the Microsoft Developer Studio. If
this code is assembled with no options specified and linked
with the cpuid3a module, it correctly identifies the current
Intel 8086/8088, 80286, 80386, 80486, Pentium(R), Pentium(R) Pro,
Pentium(R) II processors and Celeron™ processors in the real-address mode.
To assemble this code with TASM, add the JUMPS directive.
jumps
                                                   ; Uncomment this line for TASM
TITLE cpuid3b
comment this line for 32-bite segments
DOSSEG
uncomment the following 2 lines for 32-bit segments
.386
.model flat
comment the following line for 32-bit segments
.model small
```

OP\_O MACRO

.stack 100h



```
db
              66h
                             ; hardcoded operand override
ENDM
       .data
       extrn
                                           byte
                     _cpu_type:
                                           byte
       extrn
                     _fpu_type:
                     _cpuid_flag:
       extrn
                                           byte
                     intel CPU:
       extrn
                                           byte
                     _vendor_id:
                                           byte
       extrn
       extrn
                     _sep_flag:
                                           byte
       extrn
                     _cpu_signature:
                                           dword
       extrn
                     _features_ecx:
                                           dword
                     _features_edx:
                                           dword
       extrn
       extrn
                     _features_ebx:
                                           dword
                     _cache_eax:
                                           dword
       extrn
                     _cache_ebx:
                                           dword
       extrn
                                           dword
                     _cache_ecx:
       extrn
                     cache edx:
                                           dword
       extrn
       The purpose of this code is to identify the processor and
       coprocessor that is currently in the system. The program
       first determines the processor type. Then it determines
       whether a coprocessor exists in the system. If a
       coprocessor or integrated coprocessor exists, the program
       identifies the coprocessor type. The program then prints
       the processor and floating-point processors present and type.
       .code
   comment this line for 32-bit segments
       .8086
start:
   comment the next three lines for 32-bit segments
       mov
              ax, @data
       mov
              ds. ax
                                           ; set segment register
       mov
              es, ax
                                           ; set segment register
                                           ; align stack to avoid AC fault
       and
              sp, not 3
       call
              _get_cpu_type
                                           ; determine processor type
       call
              _get_fpu_type
       call
              print
       mov
              ax, 4c00h
                                           ; terminate program
       int
              21h
extrn
              _get_cpu_type: proc
extrn
              _get_fpu_type: proc
*********************
FPU FLAG
                     equ 0001h
VME_FLAG
                     equ 0002h
DE_FLAG
                     equ 0004h
PSE_FLAG
                     equ 0008h
```

24



```
TSC FLAG
                       egu 0010h
MSR FLAG
                       egu 0020h
PAE_FLAG
                       equ 0040h
MCE_FLAG
                       equ 0080h
CX8_FLAG
                       equ 0100h
APIC FLAG
                       egu 0200h
SEP FLAG
                       egu 0800h
MTRR FLAG
                       egu 1000h
PGE_FLAG
                       equ 2000h
MCA_FLAG
                       equ 4000h
CMOV_FLAG
                       equ 8000h
PAT FLAG
                       egu 10000h
PSE36_FLAG
                       equ 20000h
MMX_FLAG
                       equ 800000h
FXSR_FLAG
                       equ 1000000h
        .data
                               "This system has a$"
id msg
                       db
                       db
                               "n unknown processor$"
cp_error
                                       "n 8086/8088 processor$"
cp_8086
cp_286
                       db
                               "n 80286 processor$"
cp_386
                       db
                               "n 80386 processor$"
cp_486
                       db
                               "n 80486DX, 80486DX2 processor or"
                       db
                               "80487SX math coprocessor$"
                       db
                               "n 80486SX processor$"
cp_486sx
fp_8087
                       db
                               " and an 8087 math coprocessor$"
                       db
                               " and an 80287 math coprocessor$"
fp_287
                               " and an 80387 math coprocessor$"
fp_387
                       db
                       db
                               "Genuine Intel486(TM) processor$"
intel486_msg
                               "Genuine Intel486(TM) DX processor$"
intel486dx_msg
                       db
                               "Genuine Intel486(TM) SX processor$"
intel486sx_msg
                       db
inteldx2_msg
                       db
                               "Genuine IntelDX2(TM) processor$"
                       db
                               "Genuine IntelSX2(TM) processor$"
intelsx2_msg
inteldx4_msg
                       db
                               "Genuine IntelDX4(TM) processor$"
inteldx2wb_msg
                       db
                               "Genuine Write-Back Enhanced"
                               "IntelDX2(TM) processor$"
                       db
                               "Genuine Intel Pentium(R) processor$"
pentium_msg
                       db
pentiumpro_msg
                       db
                               "Genuine Intel Pentium(R) Pro processor$"
                       db
                               "Genuine Intel Pentium(R) II processor, model 3$"
pentiumiimodel3_msg
                               "Genuine Intel Pentium(R) II processor, model 5$"
pentiumiimodel5 msg
                       db
celeron_msg
                       db
                               "Genuine Intel Celeron(TM) processor$"
                               "n unknown Genuine Intel processor$"
unknown_msg
                       db
; The following 16 entries must stay intact as an array
intel_486_0
                       dw
                               offset intel486dx_msg
intel 486 1
                       dw
                               offset intel486dx msg
intel 486 2
                       dw
                               offset intel486sx msg
intel_486_3
                       dw
                               offset inteldx2_msg
intel_486_4
                       dw
                               offset intel486_msg
intel_486_5
                       dw
                               offset intelsx2_msg
intel_486_6
                       dw
                               offset intel486_msg
intel_486_7
                       dw
                               offset inteldx2wb_msg
intel_486_8
                       dw
                               offset inteldx4_msg
```



```
intel 486 9
                         dw
                                 offset intel486 msg
intel 486 a
                         dw
                                 offset intel486 msg
intel_486_b
                         dw
                                 offset intel486_msg
                         dw
                                 offset intel486_msg
intel_486_c
intel_486_d
                         dw
                                 offset intel486_msg
intel 486 e
                         dw
                                 offset intel486 msg
intel 486 f
                         dw
                                 offset intel486 msg
   comment the above entries for the array & uncomment the entries below for
   for 32-bit segments
;intel 486 0
                         dd
                                  offset intel486dx msg
;intel_486_1
                         dd
                                 offset intel486dx_msg
;intel_486_2
                         dd
                                  offset intel486sx_msg
                         dd
;intel_486_3
                                  offset inteldx2_msg
;intel_486_4
                         dd
                                  offset intel486_msg
                         dd
                                 offset intelsx2_msg
;intel_486_5
;intel 486 6
                         dd
                                  offset intel486 msg
;intel_486_7
                         dd
                                  offset inteldx2wb msg
                         dd
;intel_486_8
                                 offset inteldx4 msg
;intel_486_9
                         dd
                                  offset intel486 msg
;intel_486_a
                         dd
                                  offset intel486_msg
;intel_486_b
                         dd
                                  offset intel486_msg
;intel 486 c
                         dd
                                  offset intel486 msg
;intel 486 d
                         dd
                                  offset intel486 msg
                         dd
                                 offset intel486 msg
;intel 486 e
:intel 486 f
                         dd
                                  offset intel486 msg
; end of array
family msg
                         db
                                  13,10,"Processor Family: $"
                         db
                                  13,10,"Model:
model_msg
                         13,10,"Stepping:
stepping_msg
                 db
cr lf
                         db
                                  13.10."$"
turbo_msg
                         db
                                  13,10,"The processor is an OverDrive(R)"
                                 "upgrade processor$"
                         db
dp_msg
                db
                         13,10,"The processor is the upgrade"
                         db
                                  "processor in a dual processor system$"
                         db
                                  13,10,"The processor contains an on-chip"
fpu_msg
                         db
                                  " FPU$"
                         db
                                  13,10,"The processor supports Virtual"
vme_msg
                                  " Mode Extensions$"
                         db
de_msg
                 db
                         13,10,"The processor supports Debugging"
                         db
                                  "Extensions$"
                                  13,10,"The processor supports Page Size"
                         db
pse_msg
                                  "Extensions$"
                         db
                 db
                         13,10,"The processor supports Time Stamp"
tsc_msg
                                  "Counter$"
                         db
                                  13,10,"The processor supports Model"
msr_msg
                         db
                         db
                                  "Specific Registers$"
                         db
                                  13,10,"The processor supports Physical"
pae_msg
                                  "Address Extensions$"
                         db
mce_msg
                         db
                                  13,10,"The processor supports Machine"
                         db
                                  "Check Exceptions$"
cx8_msg
                         db
                                  13,10,"The processor supports the"
                         db
                                  "CMPXCHG8B instruction$"
```



```
db
                                 13,10,"The processor contains an on-chip"
apic_msg
                         db
                                 "APIC$"
sep_msg
                        db
                             13,10,"The processor supports Fast System"
                         db
                                 "Call$"
                         db
                                 13,10,"The processor does not support Fast"
no_sep_msg
                         db
                                 "System Call$"
mtrr_msg
                         db
                                 13,10,"The processor supports Memory Type"
                                 "Range Registers$"
                         db
                                 13,10,"The processor supports Page Global"
pge_msg
                         dh
                         db
                                 "Enable$"
mca_msg
                         db
                                 13,10,"The processor supports Machine"
                         db
                                 "Check Architecture$"
                        db
                                 13,10,"The processor supports Conditional"
cmov_msg
                         db
                                 " Move Instruction$"
                         db
                                 13,10,"The processor supports Page Attribute"
pat_msg
                         db
                                 "Table$"
                        db
                                 13,10,"The processor supports 36-bit Page Size"
pse36_msg
                         db
                                 "Extension$"
                        db
                                 13,10,"The processor supports Intel Architecture"
mmx_msg
                         db
                                 "MMX(TM) Technology$"
fxsr_msg
                         db
                                 13,10,"The processor supports Fast floating-point"
                         db
                                 "save and restore$"
not intel
                         db
                                 "t least an 80486 processor."
                         db
                                 13,10,"It does not contain a Genuine"
                         db
                                 "Intel part and as a result,"
                                 "the",13,10,"CPUID"
                         db
                         db
                                 "detection information cannot be"
                         db
                                 "determined at this time.$"
ASC MSG
                MACRO
                                 msg
        LOCAL ascii_done
                                                          ; local label
        add
                al, 30h
        cmp
                al. 39h
                                                  : is it 0-9?
        jle
                ascii_done
                al, 07h
        add
ascii done:
                byte ptr msg[20], al
        mov
        mov
                dx, offset msg
        mov
                ah, 9h
                21h
        int
ENDM
        .code
        comment the following line for 32-bit segments
        .8086
   uncomment the following line for 32-bit segments
        .386
print
        proc
```

This procedure prints the appropriate cpuid string and



```
was used, this procedure prints out the CPUID info.
        All registers are used by this procedure, none are
        preserved.
        In the balance of the assembly code there are lines that are required for
        tools that support 32-bit segments only. If problems occur during the
        build process, try uncommenting the lines that are near duplicates of the
        lines following them. These will be the necessary changes to get code for
        32-bit segments.
        mov
                 edx, offset id_msg
        mov
                 dx, offset id_msg
                                           ; print initial message
        mov
                 ah, 9h
        int
                 21h
                                                    ; if set to 1, processor
                 _cpuid_flag, 1
        cmp
                                                    ; supports CPUID instruction
                 print_cpuid_data
                                                    ; print detailed CPUID info
        je
print 86:
        cmp
                 _cpu_type, 0
        ine
                 print_286
        mov
                 dx, offset cp_8086
        mov
                 ah, 9h
        int
                 21h
                 _fpu_type, 0
        cmp
        je
                 end_print
                 edx, offset fp_8087
        mov
        mov
                 dx, offset fp_8087
        mov
                 ah, 9h
                 21h
        int
        jmp
                 end_print
print_286:
                 _cpu_type, 2
        cmp
        ine
                 print 386
        mov
                 edx, offset cp_286
                 dx, offset cp_286
        mov
                 ah. 9h
        mov
                 21h
        int
                 _fpu_type, 0
        cmp
        je
                 end_print
print_287:
        mov edx, offset fp_287
        mov
                 dx, offset fp_287
        mov
                 ah, 9h
                 21h
        int
                 end_print
        imp
print_386:
                 _cpu_type, 3
        cmp
        jne
                 print_486
        mov
                 edx, offset cp_386
        mov
                 dx, offset cp_386
```

numeric processor presence status. If the CPUID instruction



print\_pentiumpro\_type:

```
ah, 9h
        mov
        int
                21h
        cmp
                _fpu_type, 0
        je
                end_print
        cmp
                _fpu_type, 2
                print_287
        je
        mov
                edx, offset fp_387
                dx, offset fp_387
        mov
                ah. 9h
        mov
        int
                21h
        jmp
                end_print
print_486:
                _cpu_type, 4
        cmp
        jne
                print_unknown
                                                  ; Intel processors will have
                edx, offset cp_486sx
        mov
                                                 ; CPUID instruction
                dx, offset cp_486sx
        mov
                _fpu_type, 0
        cmp
        je
                print_486sx
        mov
                edx, offset cp_486
        mov
                dx, offset cp_486
print_486sx:
        mov
                ah, 9h
        int
                21h
        jmp
                end print
print_unknown:
        mov
                edx, offset cp_error
        mov
                dx, offset cp_error
                print_486sx
        jmp
print_cpuid_data:
        .486
        cmp
                _intel_CPU, 1
                                                  ; check for genuine Intel
        ine
                not_GenuineIntel
                                         ; processor
print_486_type:
                _cpu_type, 4
                                                  ; if 4, print 80486 processor
        cmp
        jne
                print_pentium_type
        mov
                eax, dword ptr _cpu_signature
        mov
                ax, word ptr _cpu_signature
        shr
                ax, 4
        and
                eax, 0fh
                                                  ; isolate model
        mov
                edx, intel_486_0[eax*2]
        mov
                dx, intel_486_0[eax*2]
        jmp
                print_common
print_pentium_type:
                                                  ; if 5, print Pentium processor
        cmp
                _cpu_type, 5
        jne
                print_pentiumpro_type
        mov
                edx,
                        offset pentium_msg
        mov
                dx, offset pentium_msg
                print_common
        jmp
```

29



```
; if 6 & model 1, print Pentium
        cmp
                 _cpu_type, 6
                                                  ; Pro processor
        ine
                 print_unknown_type
                 eax, dword ptr _cpu_signature
        mov
   mov ax, word ptr _cpu_signature
        shr
                 ax. 4
        and eax, 0fh
                                                  ; isolate model
   cmp eax, 3
   jge print_pentiumiimodel3_type
   cmp eax, 1
        ine
                 print_unknown_type
                                                  : incorrect model number = 2
        mov
                 _sep_flag, 0
                                                  ; does not support Fast System
                                                  ; Call
        mov
                 edx, offset pentiumpro_msg
                 dx, offset pentiumpro_msg
        mov
                 print_common
        jmp
print_pentiumiimodel3_type:
                 eax, 3
                                                  ; if 6 & model 3, print Pentium
        cmp
                                                  ; II processor, model 3
        ine
                 print_pentiumiimodel5_type
        mov
                 eax, dword ptr _cpu_signature
        mov
                 ax, word ptr _cpu_signature
        and
                 al, 0fh
                                                   ; isolate stepping
   cmp al, 3
        il
                 no_sep
   mov _sep_flag, 1
        mov
                 edx, offset pentiumiimodel3_msg
        mov
                 dx, offset pentiumiimodel3_msg
        imp
                 print common
no_sep:
        mov
                 _sep_flag, 0
                                                   ; stepping does not support
                                                   ; Fast System Call
        mov
                 edx, offset pentiumiimodel3_msg
                 dx, offset pentiumiimodel3 msg
        mov
        imp
                 print common
print_pentiumiimodel5_type:
                 eax. 5
                                                  : if 6 & model 5, either Pentium
        cmp
                                                   ; II processor, model 5 or Celeron
                                                  ; processor
        ine
                 print_unknown_type
        mov
                 _sep_flag, 1
                                                  ; Pentium II processor, model 5
                                                  ; & Celeron processor support sep flag
; Check for Celeron processor
; the following code until next "STOP" should be commented for 32-bit segments
        OP O
        mov
                 ax, word ptr cache eax
        OP O
        rol
                 ax. 8
                 al. 40h
                                                  : Is it no L2 cache
        cmp
        je
                 print_celeron_type
        OP_O
        rol
                 ax, 8
                 al, 40h
        cmp
```



je

print\_celeron\_type

```
print_celeron_type
OP_O
rol
        ax, 8
        al, 40h
cmp
je
        print_celeron_type
OP_O
mov
        bx, word ptr _cache_ebx
cmp
        bl, 40h
je
        print_celeron_type
OP_O
rol
        bx. 8
        bl, 40h
cmp
                                 ; Is it no L2 cache
je
        print_celeron_type
OP_O
rol
        bx, 8
        bl, 40h
cmp
        print_celeron_type
je
OP_O
        bx, 8
rol
cmp
        bl, 40h
je
        print_celeron_type
OP_O
mov
        cx, word ptr _cache_ecx
cmp
        cl, 40h
        print_celeron_type
je
OP_O
rol
        cx, 8
        cl, 40h
                                 : Is it no L2 cache
cmp
        print_celeron_type
je
OP_O
rol
        cx, 8
        cl, 40h
cmp
        print_celeron_type
je
OP_O
rol
        cx, 8
        cl, 40h
cmp
je
        print_celeron_type
OP_O
mov
        dx, word ptr _cache_edx
cmp
        dl, 40h
je
        print_celeron_type
OP_O
rol
        dx, 8
        dl, 40h
cmp
                                 ; Is it no L2 cache
je
        print_celeron_type
OP_O
rol
        dx, 8
cmp
        dl, 40h
        print_celeron_type
je
OP_O
rol
        dx, 8
        dl, 40h
cmp
```



```
"STOP"
Uncomment the following code until the next "STOP" for 32-bit segments
        eax, dword ptr _cache_eax
mov
rol
        eax, 8
        al, 40h
                                  ; Is it no L2 cache
cmp
        print_celeron_type
je
        eax, 8
rol
        al. 40h
cmp
        print_celeron_type
je
rol
        eax, 8
cmp
        al. 40h
        print_celeron_type
je
mov
        ebx, dword ptr _cache_ebx
cmp
        bl, 40h
        print_celeron_type
je
        ebx. 8
rol
cmp
        bl, 40h
                                          ; is it no L2 cache
        print_celeron_type
je
rol
        ebx. 8
        bl. 40h
cmp
        print_celeron_type
je
rol
        ebx, 8
cmp
        bl, 40h
        print_celeron_type
je
mov
        ecx, dword ptr _cache_ecx
        cl. 40h
cmp
        print_celeron_type
je
rol
        ecx, 8
        cl, 40h
                                          ; is it no L2 cache
cmp
        print_celeron_type
je
rol
        ecx. 8
cmp
        cl, 40h
        print_celeron_type
ie
rol
        ecx, 8
cmp
        cl, 40h
        print_celeron_type
je
        edx, dword ptr _cache_edx
mov
        dl, 40h
cmp
        print_celeron_type
je
        edx, 8
rol
cmp
        dl, 40h
                                          ; is it no L2 cache
        print_celeron_type
je
rol
        edx, 8
cmp
        dl, 40h
        print_celeron_type
je
        edx, 8
rol
        dl, 40h
cmp
        print_celeron_type
je
"STOP"
         edx, offset pentiumiimodel5_msg
mov
mov
         dx, offset pentiumiimodel5_msg
```



```
jmp
                print_common
print_celeron_type:
        mov
                edx, offset celeron_msg
        mov
                dx, offset celeron_msg
        jmp
                print_common
print unknown type:
                edx, offset unknown_msg
        mov
                                                 ; if neither, print unknown
        mov
                dx, offset unknown_msg
print_common:
        mov
                ah, 9h
        int
                21h
; print family, model, and stepping
print_family:
        mov
                al, _cpu_type
        ASC_MSG
                         family_msg
                                                          ; print family msg
print_model:
        mov
                eax, dword ptr _cpu_signature
        mov
                ax, word ptr _cpu_signature
        shr
                ax, 4
                al, 0fh
        and
        ASC MSG
                                                          ; print model msg
                         model_msg
print_stepping:
        mov
                eax, dword ptr _cpu_signature
                ax, word ptr _cpu_signature
        mov
        and
                al. 0fh
        ASC_MSG
                         stepping_msg
                                                          ; print stepping msg
print_upgrade:
                eax, dword ptr _cpu_signature
        mov
        mov
                ax, word ptr _cpu_signature
        test
                ax, 1000h
                                                          ; check for turbo upgrade
        jΖ
                check_dp
                edx, offset turbo_msg
        mov
        mov
                dx, offset turbo_msg
                ah, 9h
        mov
        int
                21h
        jmp
                print_features
check_dp:
        test
                ax, 2000h
                                                          ; check for dual processor
                print_features
        įΖ
        mov
                edx, offset dp_msg
                dx, offset dp_msg
        mov
        mov
                ah, 9h
                21h
        int
print_features:
        mov
                eax, dword ptr _features_edx
        mov
                ax, word ptr _features_edx
```



```
; check for FPU
        and
                ax, FPU_FLAG
        įΖ
                check VME
        mov
                edx, offset fpu_msg
                dx, offset fpu_msg
        mov
        mov
                ah, 9h
                21h
        int
check VME:
        mov
                eax, dword ptr features edx
        mov
                ax, word ptr _features_edx
                                                        : check for VME
                ax, VME_FLAG
        and
        įΖ
                check DE
        mov
                eax, offset vme_msg
        mov
                dx, offset vme_msg
        mov
                ah, 9h
        int
                2.1h
check DE:
                eax, dword ptr _features_edx
        mov
                ax, word ptr_features_edx
        mov
        and
                ax, DE FLAG
                                                        ; check for DE
        jz
                check_PSE
                edx, offset de_msg
        mov
        mov
                dx, offset de_msg
        mov
                ah, 9h
        int
                21h
check PSE:
                eax, dword ptr _features_edx
        mov
        mov
                ax, word ptr _features_edx
        and
                ax, PSE FLAG
                                                        : check for PSE
                check_TSC
        jΖ
        mov
                edx, offset pse_msg
        mov
                dx, offset pse_msg
        mov
                ah. 9h
                21h
        int
check_TSC:
                eax, dword ptr _features_edx
        mov
        mov
                ax, word ptr _features_edx
                ax, TSC_FLAG
                                                        : check for TSC
        and
                check_MSR
        jz
        mov
                edx, offset tsc_msg
        mov
                dx, offset tsc_msg
                ah, 9h
        mov
        int
                21h
check_MSR:
                eax, dword ptr _features_edx
        mov
        mov
                ax, word ptr _features_edx
                ax, MSR_FLAG
                                                        ; check for MSR
        and
                check_PAE
        įΖ
        mov
                edx, offset msr_msg
                dx, offset msr_msg
        mov
        mov
                ah, 9h
        int
                21h
```



```
check PAE:
        mov
                eax, dword ptr_features_edx
        mov
                ax, word ptr _features_edx
        and
                ax, PAE_FLAG
                                                        : check for PAE
                check_MCE
       įΖ
        mov
                edx, offset pae_msg
        mov
                dx, offset pae_msg
        mov
                ah. 9h
                2.1h
        int
check_MCE:
        mov
                eax, dword ptr_features_edx
        mov
                ax, word ptr _features_edx
        and
                ax, MCE_FLAG
                                                        ; check for MCE
                check_CX8
       įΖ
                edx, offset mce_msg
        mov
        mov
                dx, offset mce_msg
        mov
                ah. 9h
                21h
        int
check_CX8:
        mov
                eax, dword ptr_features_edx
        mov
                ax, word ptr _features_edx
        and
                ax, CX8_FLAG
                                                        ; check for CMPXCHG8B
                check_APIC
        jΖ
        mov
                edx, offset cx8_msg
        mov
                dx, offset cx8_msg
                ah. 9h
        mov
                21h
        int
check_APIC:
                eax, dword ptr_features_edx
        mov
        mov
                ax, word ptr _features_edx
        and
                ax, APIC_FLAG
                                                        : check for APIC
                check_SEP
        įΖ
        mov
                edx, offset apic_msg
        mov
                dx, offset apic_msg
                ah, 9h
        mov
        int
                21h
check SEP:
        cmp
                _sep_flag, 1
       jne
                print_no_sep
        mov
                edx, offset sep_msg
        mov
                dx, offset sep_msg
        mov
                ah, 9h
        int
                21h
       jmp
                check_MTRR
print_no_sep:
        mov
                edx, offset _no_sep_msg
        mov
                dx, offset no_sep_msg
                ah, 9h
        mov
```

21h

int

### AP-485



check\_MTRR: mov eax, dword ptr features edx mov ax, word ptr \_features\_edx and ax, MTRR\_FLAG ; check for MTRR įΖ check\_PGE edx, offset mtrr msg mov mov dx, offset mtrr\_msg ah, 9h mov 2.1h int check\_PGE: mov eax, dword ptr \_features\_edx ax, word ptr \_features\_edx mov and ax, PGE\_FLAG ; check for PGE jz check\_MCA edx, offset pge\_msg mov dx, offset pge\_msg mov mov ah, 9h int 21h check MCA: mov eax, dword ptr \_features\_edx mov ax, word ptr \_features\_edx ; check for MCA and ax, MCA\_FLAG check\_CMOV jz mov edx, offset mca\_msg dx, offset mca msg mov mov ah, 9h int 21h check CMOV: eax, dword ptr\_features\_edx mov ax, word ptr\_features\_edx mov and ax, CMOV\_FLAG : check for CMOV įΖ check\_PAT edx, offset cmov\_msg mov mov dx, offset cmov msg mov ah, 9h 21h int check PAT: mov eax, dword ptr\_features\_edx eax, word ptr features edx mov and eax, PAT\_FLAG jΖ check\_pse36 edx, offset pat\_msg mov mov dx, offset pat\_msg mov ah, 9h 21h int check\_pse36: eax, dword ptr\_features\_edx mov mov eax, word ptr\_features\_edx and eax, PSE36\_FLAG jΖ check\_mmx mov edx, offset pse36\_msg

36



mov

```
dx, offset pse36_msg
        mov
               ah, 9h
        int
               21h
Check_MMX:
       mov
               eax, dword ptr _features_edx
        mov
               eax, word ptr _features_edx
                                                        ; check for MMX technology
       and
               eax, MMX FLAG
       jΖ
               check_fxsr
               edx, offset mmx_msg
        mov
        mov
               dx, offset mmx_msg
        mov
               ah, 9h
               21h
       int
check_FXSR:
       mov
               eax, dword ptr _features_edx
               eax, word ptr _features_edx
       mov
                                                        : check for FXSR
       and
               eax, FXSR_FLAG
       jz
               end_print
               edx, offset fxsr_msg
        mov
        mov
               dx, offset fxsr_msg
               ah, 9h
        mov
               21h
        int
       jmp
               end_print
not_GenuineIntel:
       mov
               edx, offset not_intel
               dx, offset not_intel
       mov
               ah, 9h
        mov
        int
               21h
end_print:
        mov
               edx, offset cr_lf
        mov
               dx, offset cr_lf
               ah, 9h
        mov
        int
               21h
        ret
print
        endp
       end
               start
```



Example 3. Processor Identification Procedure in the C Language

```
/* Filename: cpuid3.c
                                                                            */
/* Copyright 1994, 1995, 1996, 1997, 1998 by Intel Corp.
/* This program has been developed by Intel Corporation. Intel has */
/* various intellectual property rights which it may assert under */
/* certain circumstances, such as if another manufacturer's
/* processor mis-identifies itself as being "GenuineIntel" when
/* the CPUID instruction is executed.
/*
/* Intel specifically disclaims all warranties, express or implied, */
/* and all liability, including consequential and other indirect
/* damages, for the use of this program, including liability for
                                                             */
/* infringement of any proprietary rights, and including the
                                                             */
/* warranties of merchantability and fitness for a particular
                                                              */
/* purpose. Intel does not assume any responsibility for any
/* errors which may appear in this program nor any responsibility
/* to update it.
/*
/* This program contains three parts:
/* Part 1: Identifies CPU type in the variable _cpu_type:
/* Part 2: Identifies FPU type in the variable _fpu_type:
/* Part 3: Prints out the appropriate message.
                                                        */
/* This program has been tested with the Microsoft Developer Studio.
/* If this code is compiled with no options specified and linked
/* with the cpuid3a module, it correctly identifies the current
/* Intel 8086/8088, 80286, 80386, 80486, Pentium(R), Pentium(R) Pro */
/* processors, Pentium(R) II processors and Celeron(TM) processors in the real-address mode. */
#define FPU_FLAG
                                  0x0001
#define VME FLAG
                                  0x0002
                                 0x0004
#define DE_FLAG
#define PSE FLAG
                                 0x0008
#define TSC_FLAG
                                  0x0010
#define MSR_FLAG
                                  0x0020
#define PAE_FLAG
                                 0x0040
#define MCE_FLAG
                                  0x0080
#define CX8_FLAG
                                 0x0100
#define APIC FLAG
                                  0x0200
#define SEP_FLAG
                                  0x0800
#define MTRR_FLAG
                                  0x1000
#define PGE_FLAG
                                  0x2000
#define MCA FLAG
                                  0x4000
#define CMOV_FLAG
                                 0x8000
#define PAT_FLAG
                                  0x10000
#define PSE36 FLAG
                                  0x20000
#define MMX_FLAG
                                 0x800000
#define FXSR_FLAG
                                 0x1000000
extern char cpu_type;
extern char fpu_type;
```



```
extern char cpuid_flag;
extern char intel CPU;
extern char vendor_id[12];
extern long cpu_signature;
extern long features_ecx;
extern long features_edx;
extern long features_ebx;
extern long cache eax;
extern long cache_ebx;
extern long cache_ecx;
extern long cache_edx;
long cache_temp;
long celeron_flag;
main() {
  get_cpu_type();
  get_fpu_type();
  print();
print() {
  printf("This system has a");
  if (cpuid_flag == 0) {
        switch (cpu_type) {
        case 0:
           printf("n 8086/8088 processor");
           if (fpu_type) printf(" and an 8087 math coprocessor");
           break:
        case 2:
           printf("n 80286 processor");
           if (fpu_type) printf(" and an 80287 math coprocessor");
           break;
        case 3:
           printf("n 80386 processor");
           if (fpu\_type == 2)
                 printf(" and an 80287 math coprocessor");
           else if (fpu_type)
                 printf(" and an 80387 math coprocessor");
           break:
        case 4:
           if (fpu_type) printf("n 80486DX, 80486DX2 processor or \
80487SX math coprocessor");
           else printf("n 80486SX processor");
           break:
        default:
           printf("n unknown processor");
  } else {
        /* using cpuid instruction */
        if (intel_CPU) {
           if (cpu\_type == 4) {
                 switch ((cpu_signature>>4)&0xf) {
                 case 0:
                 case 1:
                   printf("Genuine Intel486(TM) DX processor");
```



```
break:
                 case 2:
                   printf("Genuine Intel486(TM) SX processor");
                   break;
                 case 3:
                   printf(" Genuine IntelDX2(TM) processor");
                   break;
                 case 4:
                   printf(" Genuine Intel486(TM) processor");
                   break:
                 case 5:
                   printf(" Genuine IntelSX2(TM) processor");
                   break:
                case 7:
                   printf(" Genuine Write-Back Enhanced \
IntelDX2(TM) processor");
                   break:
                case 8:
                   printf(" Genuine IntelDX4(TM) processor");
                   break;
                   printf("Genuine Intel486(TM) processor");
          } else if (cpu type == 5)
                printf(" Genuine Intel Pentium(R) processor");
          else if ((cpu_type == 6) && (((cpu_signature >> 4) & 0xf) == 1))
                 printf("Genuine Intel Pentium(R) Pro processor"):
          else if ((cpu_type == 6) && (((cpu_signature >> 4) & 0xf) == 3))
                 printf(" Genuine Intel Pentium(R) II processor, model 3");
          else if ((cpu_type == 6) && (((cpu_signature >> 4) & 0xf) == 5))
                celeron_flag = 0;
                 cache_temp = cache_eax & 0xFF000000;
                 if (cache_temp == 0x40000000)
                celeron_flag = 1;
                 cache temp = cache eax & 0xFF0000;
                 if (cache temp == 0x400000)
                 celeron_flag = 1;
                 cache_temp = cache_eax & 0xFF00;
                 if (cache temp == 0x4000)
                celeron_flag = 1;
                 cache_temp = cache_ebx & 0xFF000000;
                 if (cache_temp == 0x40000000)
                 celeron_flag = 1;
                 cache_temp = cache_ebx & 0xFF0000;
                if (cache_temp == 0x400000)
                 celeron flag = 1;
                 cache temp = cache ebx & 0xFF00;
                 if (cache_temp == 0x4000)
                 celeron_flag = 1;
                 cache_temp = cache_ebx & 0xFF;
                 if (cache\_temp == 0x40)
                 celeron_flag = 1;
                cache_temp = cache_ecx & 0xFF000000;
```



```
if (cache_temp == 0x40000000)
                celeron flag = 1;
                cache_temp = cache_ecx & 0xFF0000;
                if (cache_temp == 0x400000)
                celeron_flag = 1;
                cache_temp = cache_ecx & 0xFF00;
                if (cache temp == 0x4000)
                celeron flag = 1;
                cache_temp = cache_ecx & 0xFF;
                if (cache\_temp == 0x40)
                celeron_flag = 1;
                cache_temp = cache_edx & 0xFF000000;
                if (cache_temp == 0x40000000)
                celeron_flag = 1;
                cache_temp = cache_edx & 0xFF0000;
                if (cache_temp == 0x400000)
                celeron_flag = 1;
                cache_temp = cache_edx & 0xFF00;
                if (cache_temp == 0x4000)
                celeron_flag = 1;
                cache_temp = cache_edx & 0xFF;
                if (cache\_temp == 0x40)
                celeron flag = 1;
                if (celeron flag == 0)
                        printf("Genuine Intel Pentium(R) II processor, model 5");
                else
                        printf(" Genuine Intel Celeron(TM) processor");
          else
                printf("n unknown Genuine Intel processor");
          printf("\nProcessor Family: %X", cpu_type);
          printf("\nModel:
                                 %X", (cpu_signature>>4)&0xf);
          printf("\nStepping:
                                 %X\n", cpu_signature&0xf);
          if (cpu signature & 0x1000)
                printf("\nThe processor is an OverDrive(R)upgrade \
processor");
          else if (cpu_signature & 0x2000)
                printf("\nThe processor is the upgrade processor \
in a dual processor system");
          if (features_edx & FPU_FLAG)
                printf("\nThe processor contains an on-chip FPU");
          if (features_edx & VME_FLAG)
                printf("\nThe processor supports Virtual Mode \
Extensions");
                if (features_edx & DE_FLAG)
                printf("\nThe processor supports the Debugging\
Extensions");
          if (features edx & PSE FLAG)
                printf("\nThe processor supports Page Size \
Extensions"):
          if (features_edx & TSC_FLAG)
                printf("\nThe processor supports Time Stamp \
Counter");
          if (features_edx & MSR_FLAG)
```



```
printf("\nThe processor supports Model Specific \
Registers");
           if (features_edx & PAE_FLAG)
                 printf("\nThe processor supports Physical Address \
Extension");
           if (features edx & MCE FLAG)
                 printf("\nThe processor supports Machine Check \
Exceptions");
           if (features_edx & CX8_FLAG)
                 printf("\nThe processor supports the CMPXCHG8B \
instruction"):
           if (features_edx & APIC_FLAG)
                 printf("\nThe processor contains an on-chip APIC");
      if (features_edx & SEP_FLAG) {
            if ((cpu\_type == 6) \&\& (((cpu\_signature >> 4) \&0xf) < 3)
         && ((cpu_signature & 0xf) < 3))
           printf("\nThe processor does not support the Fast \
System Call");
                   else
                          printf("\nThe processor supports the Fast System \
Call"):
           if (features_edx & MTRR_FLAG)
                 printf("\nThe processor supports the Memory Type \
Range Registers");
           if (features edx & PGE FLAG)
                 printf("\nThe processor supports Page Global Enable");
           if (features_edx & MCA_FLAG)
             printf("\nThe processor supports the Machine Check \
           if (features edx & CMOV FLAG)
                 printf("\nThe processor supports the Conditional \
Move Instruction");
           if (features_edx & PAT_FLAG)
                 printf("\nThe processor supports the Page \
Attribute Table");
           if (features edx & PSE36 FLAG)
                 printf("\nThe processor supports 36-bit Page \
Size Extension"):
           if (features_edx & MMX_FLAG)
                 printf("\nThe processor supports Intel Architecture \
MMX technology");
           if (features edx & FXSR FLAG)
                 printf("\nThe processor supports the Fast floating \
point save and restore");
        } else {
           printf("t least an 80486 processor.\nIt does not \
contain a Genuine Intel part and as a result, the\nCPUID detection \
information cannot be determined at this time.");
  printf("\n");
```



# UNITED STATES, Intel Corporation 2200 Mission College Blvd., P.O. Box 58119, Santa Clara, CA 95052-8119 Tel: +1 408 765-8080

JAPAN, Intel Japan K.K. 5-6 Tokodai, Tsukuba-shi, Ibaraki-ken 300-26 Tel: + 81-29847-8522

> FRANCE, Intel Corporation S.A.R.L. 1, Quai de Grenelle, 75015 Paris Tel: +33 1-45717171

UNITED KINGDOM, Intel Corporation (U.K.) Ltd. Pipers Way, Swindon, Wiltshire, England SN3 1RJ Tel: +44 1-793-641440

GERMANY, Intel GmbH Dornacher Strasse 1 85622 Feldkirchen/ Muenchen Tel: +49 89/99143-0

HONG KONG, Intel Semiconductor Ltd. 32/F Two Pacific Place, 88 Queensway, Central Tel: +852 2844-4555

CANADA, Intel Semiconductor of Canada, Ltd. 190 Attwell Drive, Suite 500 Rexdale, Ontario M9W 6H8 Tel: +416 675-2438