# Modeling FSMs in SV

## Modeling FSMs



■ TABLE 5-1 State Table for Circuit of Figure 5-15

| Present State |   | Input | Next State |   | Output |
|---------------|---|-------|------------|---|--------|
| A             | В | X     | A          | В | Y      |
| 0             | 0 | 0     | 0          | 0 | 0      |
| 0             | 0 | 1     | 0          | 1 | 0      |
| 0             | 1 | 0     | 0          | 0 | 1      |
| 0             | 1 | 1     | 1          | 1 | 0      |
| 1             | 0 | 0     | 0          | 0 | 1      |
| 1             | 0 | 1     | 1          | 0 | 0      |
| 1             | 1 | 0     | 0          | 0 | 1      |
| 1             | 1 | 1     | 1          | 0 | 0      |

- We need to describe the following objects.
  - States: enumerated types
  - Next state function (State transition table): case statement
  - Output function: case statement
  - Transfer from the Current State to Next State: always statement

# Modeling Decisions: Moore FSM





# Modeling States

- The state of the system must be held in an internal register.
- In SystemVerilog, the state can be represented by an enumerated type.
- The possible values of this type are the state names and
  - the name of the variable is given after the list of values,
  - e.g. enum {s0, s1, ...} state;

```
module divideby3FSM(input logic clk,
                       input logic reset,
                       output logic y);
typedef enum logic [1:0] {50, S1, S2} statetype;
statetype [1:0] state, nextstate;
// state register
always_ff @(posedge clk, posedge reset)
if (reset) state <= 50;
   else state <= nextstate:
// next state logic
always_comb
  case (state)
  50: nextstate = 51:
  51: nextstate = 52:
  52: nextstate = 50:
  default: nextstate = 50:
endcase
// output logic
assign y = (state = = 50);
endmodule
```

#### Moore FSM

- typedef defines statetype to be a twobit logic value with S0, S1, or S2.
- state and nextstate are statetype signals.
- The enumerated encodings default to numerical order: S0 = 00, S1 = 01, and S2 = 10.
- The encodings can be explicitly set by the user; however, the synthesis tool views them as suggestions, not requirements.
- For example, 3-bit one-hot encoding: typedef enum logic [2:0] {50 = 3'b001, 51 = 3'b010, 52 = 3'b100} statetype;

```
module patternMoore(input logic clk,
                      input logic reset,
                      input logic a,
                      output logic y);
typedef enum logic [1:0] {50, 51, 52}
statetype;
statetype state, nextstate;
// state register
always_ff @(posedge clk, posedge reset)
  if (reset) state <= 50;
  else state <= nextstate:
// next state logic
always_comb
  case (state)
     50: if (a) nextstate = 50;
         else nextstate = S1:
     S1: if (a) nextstate = S2;
         else nextstate = S1:
     52: if (a) nextstate = 50;
          else nextstate = S1:
     default: nextstate = 50:
  endcase
// output logic
assign y = (state = = 52);
endmodule
```

## Moore FSM

- Nonblocking assignments (<=)
   are used in the state register
   to describe sequential logic</li>
- Blocking assignments ( =) are used in the next state logic to describe combinational logic.

```
module patternMoore(input logic clk,
                      input logic reset,
                      input logic a,
                      output logic y);
typedef enum logic [1:0] {50, S1, S2} statetype;
statetype state, nextstate;
// state register
always_ff @(posedge clk, posedge reset)
  if (reset) state <= 50;
  else state <= nextstate:
// next state logic
always_comb
  case (state)
  50: if (a) nextstate = 50;
        else nextstate = S1:
  S1: if (a) nextstate = S2;
        else nextstate = S1:
  52: if (a) nextstate = 50;
        else nextstate = S1:
  default: nextstate = 50:
  endcase
// output logic
                              Moore
assign y = (state = = S2);
endmodule
```

```
module patternMealy(input logic clk,
                      input logic reset,
                      input logic a,
                      output logic y);
typedef enum logic {S0, S1} statetype;
statetype state, nextstate;
// state register
always_ff @(posedge clk, posedge reset)
   if (reset) state <= 50;
   else state <= nextstate:
// next state logic
always_comb
  case (state)
  50: if (a) nextstate = 50;
         else nextstate = S1:
  S1: if (a) nextstate = S0;
         else nextstate = S1:
  default: nextstate = 50:
endcase
// output logic
assign y = (a \& state = = S1);
endmodule
                              Mealy
```

# Enumerated Types + Unique Case

```
module traffic light (output logic green light,
                                  yellow light,
                                  red light,
                     input
                                  sensor,
                     input [15:0] green downcnt,
                                 yellow downcnt,
                     input
                                 clock, resetN);
 enum {RED, GREEN, YELLOW} State, Next; // using enum defaults
  always ff @(posedge clock, negedge resetN)
   if (!resetN) State <= RED; // reset to red light
   else
                State <= Next;
  always comb begin: set next state
    Next = State; // the default for each branch below
    unique case (State)
      RED: if (sensor)
                                      Next = GREEN:
      GREEN: if (green downcnt == 0) Next = YELLOW;
      YELLOW: if (yellow downcnt == 0) Next = RED;
    endcase
  end: set next state
  always comb begin: set outputs
    {green light, yellow light, red light} = 3'b000;
    unique case (State)
      RED:
              red light
                          = 1'b1;
      GREEN: green light = 1'bl;
      YELLOW: yellow light = 1'b1;
    endcase
  end: set outputs
endmodule
```

- By using enumerated types, the only possible values of the State and Next variables are the ones listed in their enumerated type lists.
- The unique modifier to the case statements in the state machine logic helps confirm that the case statements cover all possible values of the State and Next variables

# Default (int) -> logic

- It uses the default enum base type of int, and the default values for each value label (0, 1 and 2, respectively).
- These defaults might not accurately reflect hardware behavior in simulation.
  - The int type is a 32-bit 2-state type.
  - The real hardware only needs a 2or 3-bit vector, depending on state coding.
- The gate-level model of the implementation will have 4-state semantics.
- Solution: Use logic as Based Type

```
module traffic light (output logic green light,
                                  yellow light,
                                  red light,
                     input
                                  sensor,
                     input [15:0] green downcnt,
                                  yellow downcnt,
                     input
                                  clock, resetN);
  enum {RED, GREEN, YELLOW} State, Next; // using enum defaults
 always ff @(posedge clock, negedge resetN)
    if (!resetN) State <= RED; // reset to red light
    else
                State <= Next;
  always comb begin: set next state
    Next = State; // the default for each branch below
    unique case (State)
              if (sensor)
      RED:
                                      Next = GREEN;
      GREEN: if (green downcnt == 0) Next = YELLOW;
      YELLOW: if (yellow downcnt == 0) Next = RED;
    endcase
  end: set next state
  always comb begin: set outputs
    {green light, yellow light, red light} = 3'b000;
    unique case (State)
              red light
                           = 1'b1;
      RED:
      GREEN: green light = 1'bl;
      YELLOW: yellow light = 1'b1;
    endcase
  end: set outputs
endmodule
```

# Explicit Enumeration Label Values

- Since the values for the enumerated labels were not explicitly specified, synthesis compilers might optimize the gatelevel implementation to different values for each state.
- This makes it more difficult to compare the pre- and postsynthesis model functionality, or to specify assertions that work with both the pre- and post-synthesis models.
- Solution: Explicit EnumerationLabel Values

```
module traffic light (output logic green light,
                                  yellow light,
                                  red light,
                     input
                                  sensor,
                     input [15:0] green downcnt,
                                  yellow downcnt,
                     input
                                  clock, resetN);
  enum {RED, GREEN, YELLOW} State, Next; // using enum defaults
  always ff @(posedge clock, negedge resetN)
   if (!resetN) State <= RED; // reset to red light
                State <= Next:
  always comb begin: set next state
    Next = State; // the default for each branch below
    unique case (State)
      RED:
              if (sensor)
                                        Next = GREEN;
      GREEN: if (green downcnt == 0) Next = YELLOW;
      YELLOW: if (yellow downcnt == 0) Next = RED;
    endcase
  end: set next state
  always comb begin: set outputs
    {green light, yellow light, red light} = 3'b000;
    unique case (State)
              red light = 1'b1;
      RED:
      GREEN: green light = 1'bl;
      YELLOW: yellow light = 1'b1;
    endcase
  end: set outputs
endmodule
```

# Explicit Encoding => Consistency

- The enumerated label values that represent the state sequencing are explicitly specified in the RTL model.
- Synthesis compilers will retain these values in the gate-level implementation.
- This helps in comparing pre- and post-synthesis model functionality.
- It also makes it easier to specify verification assertions that work with both the pre- and postsynthesis models.

```
module traffic light (output logic green light,
                                   yellow light,
                                   red light,
                      input
                                   sensor.
                      input [15:0] green downcnt,
                                   yellow downcnt,
                                   clock, resetN);
                      input
  enum logic [2:0] {RED
                           = 3'b001, // explicit enum definition
                    GREEN = 3'b010,
                    YELLOW = 3'bl00} State, Next;
  always ff @ (posedge clock, negedge resetN)
    if (!resetN) State <= RED; // reset to red light
    else
                 State <= Next:
  always comb begin: set next state
    Next = State; // the default for each branch below
    unique case (State)
              if (sensor)
      RED:
                                       Next = GREEN;
      GREEN: if (green downcnt == 0) Next = YELLOW;
      YELLOW: if (yellow downcnt == 0) Next = RED;
    endcase
  end: set next state
  always comb begin: set outputs
    {green light, yellow light, red light} = 3'b000;
   unique case (State)
      RED:
              red light
                           = 1'bl;
     GREEN: green light = 1'bl;
     YELLOW: yellow light = 1'b1;
   endcase
 end: set outputs
endmodule
```

# Optimization in Synthesis

- Synthesis compiler may provide a way to override the explicit enumeration label values, in order to optimize the gate-level implementation;
- This type of optimization cancels many of the benefits of specifying explicit enumeration values.

# Unique Case with One-Hot

- The use of the unique modifier to the case statement in the preceding example is important.
- Since a one-hot state machine only has one bit of the state register set at a time,
  - only one of the case selection items will match the literal value of 1 in the case expression.

## Regular Case Statements with Enumerated Types

- The typical use of a case statement is to
  - specify a variable as the case expression, and then
  - list explicit values to be matched as the list of case selection items.

```
module traffic_light (output logic green light,
                                   yellow light,
                                   red light,
                      input
                                   sensor,
                      input [15:0] green downcnt,
                                   yellow downcnt,
                      input
                                   clock, resetN);
  enum logic [2:0] {RED
                           = 3'b001, // explicit enum definition
                    GREEN = 3'b010,
                    YELLOW = 3'b100} State, Next;
  always ff @ (posedge clock, negedge resetN)
    if (!resetN) State <= RED; // reset to red light
    else
                 State <= Next;
  always comb begin: set next state
    Next = State; // the default for each branch below
    unique case (State)
      RED:
              if (sensor)
                                      Next = GREEN;
      GREEN: if (green downcnt == 0) Next = YELLOW;
      YELLOW: if (yellow_downcnt == 0) Next = RED;
    endcase
  end: set next state
  always comb begin: set outputs
    {green light, yellow light, red light} = 3'b000;
    unique case (State)
      RED:
             red light
                           = 1'b1;
      GREEN: green light = 1'bl;
     YELLOW: yellow light = 1'b1;
    endcase
  end: set outputs
endmodule
```

# Regular Case: Vector Comparison

```
unique case (string) // vector

String: .....;

String: .....;

String: .....;
```

```
unique case (opcode)

3'b000: y = a + b;

3'b001: y = a - b;

3'b010: y = a * b;

3'b100: y = a / b;

endcase
```

# Reversed Case: Single Bit Comparison

```
unique case (1'b1) // single bit

Single bit:

Single bit:

Single bit:
```

```
enum {R_BIT = 0, // index of RED state in State register

G_BIT = 1, // index of GREEN state in State register

Y_BIT = 2} state_bit;
enum logic [2:0] { RED = 3'b001<<R_BIT,

GREEN = 3'b001<<G_BIT,

YELLOW = 3'b001<<Y_BIT} State, Next;</pre>
```

RED =001

GREEN =010

YELLOW =100

$$R_BIT = 0$$
,

$$G_BIT = 1$$

$$Y_BIT = 2$$

State is a 3-bit vector
State=(State[2], State[1], State[0])

- It has an effective hardware implementation.
- It can be used only for One-hot coding modeling.

```
unique case (1'b1) // reversed case statement

State[R_BIT]: if (sensor) Next = GREEN;

State[G_BIT]: if (green_downcnt == 0) Next = YELLOW;

State[Y_BIT]: if (yellow_downcnt == 0) Next = RED;
```

#### Reversed Case Statements with Enumerated Types

```
module traffic_light ( output logic green_light,
                     yellow_light,
                     red_light,
                     input sensor,
                     input [15:0] green_downcnt,
                     yellow_downcnt,
                     input clock, resetN);
enum {R_BIT = 0, // index of RED state in State register
     G_BIT = 1, // index of GREEN state in State register
     y BIT = 2} state bit;
// shift a 1 to the bit that represents each state
enum logic [2:0] { RED = 3'b001 << R BIT,
                GREEN = 3'b001 << G_BIT
                YELLOW = 3'b001<<Y_BIT} State, Next;
always_ff @(posedge clock, negedge resetN)
if (!resetN) State <= RED; // reset to red light
    else State <= Next:
always_comb begin: set_next_state
Next = State; // the default for each branch below
```

```
unique case (1'b1) // reversed case statement
State[R_BIT]: if (sensor) Next = GREEN;
State[G_BIT]: if (green_downcnt == 0) Next = YELLOW;
State[Y_BIT]: if (yellow_downcnt == 0) Next = RED;
endcase
end: set next state
always_comb begin: set_outputs
{red_light, green_light, yellow_light} = 3'b000;
unique case (1'b1) // reversed case statement
     State[R_BIT]: red_light = 1'b1;
     State[G_BIT]: green_light = 1'b1;
     State[Y_BIT]: yellow_light = 1'b1;
endcase
end: set_outputs
endmodule
```

| Logic Label | Label Internal Values |  |  |
|-------------|-----------------------|--|--|
| RED         | =001                  |  |  |
| GREEN       | =010                  |  |  |
| YELLOW      | =100                  |  |  |

# << shift operation</pre>

- a = 5'b10100;
- b = α <<< 2; //b == 5'b10000</p>
- c = a >>> 2; //c == 5'b11101, 'cause sign bit was `1`
- d = a << 2; //d == 5'b10000</p>
- e = a >> 2; //e == 5'b00101

#### Reversed Case Statements with Enumerated Types

- An effective style for modeling one-hot state machines:
  - the case expression and the case selection items are reversed.
  - The case expression is specified as the literal value to be matched, which is a 1-bit value of 1.
  - The case selection items are each bit of the state variable.
- In some synthesis compilers, using the reversed case style for onehot state machines might yield more optimized synthesis results than the standard style of case statements.

```
module traffic_light (output logic green_light,
                                   yellow light,
                                   red light,
                      input
                                   sensor,
                      input [15:0] green downcnt,
                                   yellow_downcnt,
                      input
                                   clock, resetN);
  enum (R BIT - 0, // index of RED state in State register
        G BIT - 1, // index of GREEN state in State register
        Y BIT - 2} state bit;
  // shift a 1 to the bit that represents each state
  enum logic [2:0] {RED
                           - 3'b001<<R BIT,
                    GREEN - 3'b001<<G BIT,
                    YELLOW - 3'b001<<Y BIT} State, Next;
  always ff @ (posedge clock, negedge resetN)
    if (!resetN) State <- RED; // reset to red light
    else
                 State <- Next;
  always comb begin: set next state
    Next - State; // the default for each branch below
    unique case (1'bl) // reversed case statement
      State[R BIT]: if (sensor)
                                             Next - GREEN;
      State[G BIT]: if (green downcnt -- 0) Next - YELLOW;
      State[Y BIT]: if (yellow downcnt -- 0) Next - RED;
    endcase
  end: set next state
  always comb begin: set outputs
   {red light, green light, yellow light} = 3'b000;
    unique case (1'bl) // reversed case statement
      State[R BIT]: red light
      State[G BIT]: green light = 1'b1;
      State[Y BIT]: yellow light = 1'b1;
   endcase
  end: set outputs
endmodule
```

#### Regular and Reversed Case Statements

```
module traffic light (output logic green light,
                                  yellow light,
                                  red light,
                     input
                                  sensor,
                     input [15:0] green downcnt,
                                  yellow downcnt,
                     input
                                  clock, resetN);
 enum logic [2:0] {RED = 3'b001, // explicit enum definition
                   GREEN = 3'b010,
                   YELLOW = 3'b100} State, Next;
 always ff @(posedge clock, negedge resetN)
   if (!resetN) State <= RED; // reset to red light</pre>
    else
                State <= Next:
  always comb begin: set next state
   Next = State; // the default for each branch below
    unique case (State)
      RED: if (sensor)
                                    Next = GREEN;
      GREEN: if (green downcnt == 0) Next = YELLOW;
     YELLOW: if (yellow downcnt == 0) Next = RED;
    endcase
 end: set next state
 always comb begin: set outputs
   {green light, yellow light, red light} = 3'b000;
   unique case (State)
     RED:
           red light = 1'bl;
     GREEN: green light = 1'bl;
     YELLOW: yellow light = 1'b1;
   endcase
 end: set outputs
endmodule
```

```
module traffic light (output logic green light,
                                  yellow light,
                                  red light,
                      input
                                  sensor,
                      input [15:0] green downcnt,
                                  yellow downcnt,
                      input
                                  clock, resetN);
 enum {R BIT = 0, // index of RED state in State register
       G BIT - 1, // index of GREEN state in State register
       Y BIT - 2} state bit;
 // shift a 1 to the bit that represents each state
 enum logic [2:0] {RED = 3'b001<<R BIT,
                   GREEN - 3'b001<<G BIT,
                   YELLOW - 3'b001<<Y BIT} State, Next;
 always ff @ (posedge clock, negedge resetN)
   if (!resetN) State <- RED; // reset to red light
   else
                State <- Next;
 always comb begin: set next state
   Next - State; // the default for each branch below
   unique case (1'bl) // reversed case statement
     State[R BIT]: if (sensor)
                                            Next - GREEN;
     State[G BIT]: if (green downcnt -- 0) Next - YELLOW;
     State[Y BIT]: if (yellow downcnt -- 0) Next - RED;
   endcase
 end: set next state
 always comb begin: set outputs
   {red light, green light, yellow light} - 3'b000;
   unique case (1'bl) // reversed case statement
     State[R BIT1: red light - 1'bl;
     State(G BIT): green light = 1'b1;
     State(Y BIT): yellow light = 1'b1;
   endcase
 end: set outputs
endmodule
```

## Regular and Reversed Case Statements





- A second enumerated type variable is declared that represents the index number for each bit of the one-hot State register.
- The name R\_BIT has a value of 0, which corresponds to bit 0 of the State variable (the bit that represents the RED state).

```
module traffic light (output logic green light,
                                   yellow light,
                                   red light,
                      input
                                   sensor,
                      input [15:0] green downcnt,
                                   yellow_downcnt,
                      input
                                   clock, resetN);
  enum {R_BIT = 0, // index of RED state in State register
        G BIT = 1, // index of GREEN state in State register
        Y BIT - 2} state bit;
  // shift a 1 to the bit that represents each state
  enum logic [2:0] {RED
                          - 3'b001<<R BIT,
                    GREEN - 3'b001<<G BIT,
                    YELLOW - 3'b001<<Y BIT} State, Next;
  always_ff @ (posedge clock, negedge resetN)
    if (!resetN) State <- RED; // reset to red light
    else
                 State <- Next;
  always comb begin: set next state
   Next = State; // the default for each branch below
    unique case (1'bl) // reversed case statement
      State[R BIT]: if (sensor)
                                             Next - GREEN:
     State[G BIT]: if (green downcnt -- 0) Next - YELLOW;
      State[Y BIT]: if (yellow downcnt -- 0) Next - RED;
    endcase
  end: set next state
  always comb begin: set outputs
    {red light, green light, yellow light} = 3'b000;
    unique case (1'bl) // reversed case statement
      State[R BIT]: red light
      State[G BIT]: green light = 1'b1;
      State[Y BIT]: vellow light = 1'b1;
    endcase
  end: set outputs
endmodule
```

#### Reversed Case Statements with Enumerated Types

```
module traffic_light ( output logic green_light,
                      yellow_light,
                      red_light,
                      input sensor,
                      input [15:0] green_downcnt,
                      yellow_downcnt,
                      input clock, resetN);
enum {R_BIT = 0, // index of RED state in State register
     G_BIT = 1, // index of GREEN state in State register
     Y BIT = 2} state bit;
// shift a 1 to the bit that represents each state
enum logic [2:0] { RED = 3'b001<<R_BIT,
                 GREEN = 3'b001 << G_BIT
                 YELLOW = 3'b001<</br>
YELLOW = 3'b001
State
Next
Next
always_ff @(posedge clock, negedge resetN)
if (!resetN) State <= RED; // reset to red light
    else State <= Next:
always_comb begin: set_next_state
Next = State; // the default for each branch below
```

- The enumerated variable state\_bit specifies which bit of the state sequencer represents each state (the 1-hot bit).
- The value for each state label is calculated by shifting a 3-bit value of 001 (binary) to the bit position that is "hot" for that state.
- A value of 001 shifted 0 times (the value of R\_BIT) is 001 (binary).
- A 001 shifted 1 time (the value of G\_BIT) is 010 (binary), and shifted 2 times (the value of Y\_BIT) is 100 (binary).
- The same enumerated state\_bit labels, R\_BIT, G\_BIT and Y\_BIT, are used in the functional code to test which bit of State is "hot".

- The enumerated variable state\_bit specifies which bit of the state sequencer represents each state (the 1-hot bit).
- The value for each state label is calculated by shifting a 3-bit value of 001 (binary) to the bit position that is "hot" for that state.
  - A value of 001 shifted 0 times (the value of R\_BIT) is 001 (binary).
  - A 001 shifted 1 time (the value of G\_BIT) is 010 (binary), and
  - shifted 2 times (the value of Y\_BIT) is 100 (binary).

```
module traffic light (output logic green light,
                                   yellow light,
                                   red light,
                      input
                                   sensor,
                      input [15:0] green_downcnt,
                                   yellow_downcnt,
                      input
                                   clock, resetN);
  enum {R_BIT = 0, // index of RED state in State register
       G BIT = 1, // index of GREEN state in State register
       Y BIT - 2} state bit;
  // shift a 1 to the bit that represents each state
  enum logic [2:0] {RED
                           - 3'b001<<R BIT,
                    GREEN - 3'b001<<G BIT,
                    YELLOW - 3'b001<<Y BIT} State, Next;
 always_ff @(posedge clock, negedge resetN)
   if (!resetN) State <- RED; // reset to red light
    else
                 State <- Next;
  always comb begin: set next state
   Next - State; // the default for each branch below
   unique case (1'bl) // reversed case statement
     State[R BIT]: if (sensor)
                                             Next - GREEN:
     State[G BIT]: if (green downcnt -- 0) Next - YELLOW;
     State[Y BIT]: if (yellow downcnt -- 0) Next - RED;
    endcase
  end: set next state
  always comb begin: set outputs
    {red light, green light, yellow light} - 3'b000;
    unique case (1'bl) // reversed case statement
      State[R BIT]: red light
      State(G BIT): green light = 1'b1;
      State(Y BIT): yellow light = 1'b1;
   endcase
 end: set outputs
endmodule
```

- The same enumerated state\_bit labels, R\_BIT, G\_BIT and Y\_BIT, are used in the functional code to test which bit of State is "hot".
- The definitions of the enumerated labels for State and the bit-selects of the State variable are linked together by the definition of state\_bit.
- Using this type of case statement ensures inference of efficient comparison logic that only does 1bit comparisons against the onehot bits of the state and next vectors.

```
module traffic light (output logic green light,
                                   yellow light,
                                   red light,
                      input
                                   sensor,
                      input [15:0] green_downcnt,
                                   yellow_downcnt,
                      input
                                   clock, resetN);
  enum {R_BIT = 0, // index of RED state in State register
       G BIT = 1, // index of GREEN state in State register
        Y BIT - 2} state bit;
  // shift a 1 to the bit that represents each state
  enum logic [2:0] {RED
                          - 3'b001<<R BIT,
                   GREEN - 3'b001<<G BIT,
                    YELLOW - 3'b001<<Y BIT} State, Next;
 always_ff @(posedge clock, negedge resetN)
   if (!resetN) State <- RED; // reset to red light
    else
                 State <- Next;
  always comb begin: set next state
   Next - State; // the default for each branch below
   unique case (1'bl) // reversed case statement
     State[R BIT]: if (sensor)
                                             Next - GREEN:
     State[G BIT]: if (green downcnt -- 0) Next - YELLOW;
     State[Y BIT]: if (yellow downcnt -- 0) Next - RED;
    endcase
  end: set next state
 always comb begin: set outputs
    {red light, green light, yellow light} = 3'b000;
   unique case (l'bl) // reversed case statement
      State[R BIT]: red light
      State(G BIT): green light = 1'b1;
     State[Y BIT]: yellow light = 1'b1;
   endcase
  end: set outputs
endmodule
```

```
enum {
    IDLE = 0,
    READ = 1,
    DLY = 2,
    DONE = 3
} state, next;

// Sequential state transition
always_ff @(posedge clk or negedge rst_n)
    if (!rst_n) begin
    state <= '0; // default assignment
    state[IDLE] <= 1'b1;
    end
    else
    state <= next;</pre>
```

- The state enumerated type values represent indices into the *state* and *next* vectors.
- Synthesis tools efficiently generate output assignment and next state logic that does only 1bit comparison against the state vectors.

```
// Combinational next state logic
always comb begin
 next = '0;
 unique case (1'b1)
  state[IDLE]: begin
   if (go)
    next[READ] = 1'b1;
   else
    next[IDLE] = 1'b1;
  end
  state[READ] : next[ DLY] = 1'b1;
  state[DLY]: begin
   if (!ws)
    next[DONE] = 1'b1;
   else
    next[READ] = 1'b1;
  end
  state[DONE]: next[IDLE] = 1'b1;
 endcase
end
// Make output assignments
always ff @(posedge clk or negedge rst n)
```

#### Reversed Case Statements with Enumerated Types

```
enum {R_BIT = 0, // index of RED state in State register
     G_BIT = 1, // index of GREEN state in State register
     Y_BIT = 2} state_bit;
// shift a 1 to the bit that represents each state
enum logic [2:0] { RED = 3'b001<< R_BIT,
                GREEN = 3'b001 << G_BIT
                YELLOW = 3'b001<<Y_BIT} State, Next;
always_comb begin: set_next_state
Next = State: // the default for each branch below
unique case (1'b1) // reversed case statement
State[R_BIT]: if (sensor) Next = GREEN;
State[G_BIT]: if (green_downcnt == 0) Next = YELLOW;
State[Y_BIT]: if (yellow_downcnt == 0) Next = RED;
endcase
end: set_next_state
```

- This scheme serves two important purposes:
  - There is no possibility of a coding error that defines different 1-hot bit positions in the two enumerated type definitions.
  - Should the design specification change the 1hot definitions, only the enumerated type specifying the bit positions has to change.
- The enumerated type defining the state names will automatically reflect the change.

#### Reversed Case Statements with Verilog

```
module fsm cc1 3oh
 (output reg rd, ds,
 parameter IDLE = 0,
          READ = 1
          DLY = 2
          DONE = 3:
 reg [3:0] state, next;
 always @(posedge clk or negedge rst_n)
  if (!rst_n) begin
          state
                  <= 4'b0:
          state[IDLE] <= 1'b1;
  end
  else
           state
                    <= next:
 always @(state or go or ws) begin
  next = 4'b0:
  case (1'b1) // synopsys parallel_case
   state[IDLE]: if (go) next[READ] = 1'b1;
           else next[IDLE] = 1'b1;
   state[READ]: next[DLY] = 1'b1;
```

```
state[DLY]: if (!ws) next[DONE] = 1'b1;
                        next[READ] = 1'b1;
                 else
   state[DONE]: next[IDLE] = 1'b1;
  endcase
 end
 always @(posedge clk or negedge rst_n)
  if (!rst_n) begin
   rd <= 1'b0:
   ds <= 1'b0:
  end
  else begin
   rd <= 1'b0:
   ds <= 1'b0;
   case (1'b1) // synopsys parallel_case
     next[READ]: rd \leftarrow 1'b1;
     next[ DLY] : rd <= 1'b1;
     next[DONE]: ds \leftarrow 1'b1;
   endcase
  end
endmodule
```

# Miscellaneous on Modeling FSMs in SV

## Unused States

- As an enumerated type, the State variable has a restricted set of values.
- The State variable is a multi-bit vector, which, at the gate-level, can reflect logic values not defined in the enumerated list.
- A FSM with three states requires a 3-bit state register for one-hot encoding.
  - This 3-bit register can contain 8 possible values.
- The hardware registers represented can hold all possible values, not just the values listed in the enumerated list.

## Unused States: Enumerated Types with logic

```
// case statement with enumerated X default
enum logic [2:0] { RED = 3'b001,
                GREEN = 3'b010.
                 YELLOW = 3'b100,
                 BAD STATE = 3'bxxx,
                 } State, Next;
case (State)
    RED: Next = GREEN:
    GREEN: Next = YELLOW:
    YELLOW: Next = RED:
    default: Next = BAD STATE;
endcase
```

- In SV, an enumerated type can only be assigned values from its enumerated list.
- If an X assignment is desired, the base type of the enumerated type must be defined a 4-state type, such as logic, and an enumerated label must be defined with an explicit value of X.

#### Unused States: A Better SV Solution

```
// case statement with enumerated X default
enum logic [2:0] { RED = 3'b001,
                GREEN = 3'b010,
                YELLOW = 3'b100,
                 BAD_STATE = 3'bxxx,
                 } State, Next;
case (State)
    RED: Next = GREEN:
   GREEN: Next = YELLOW:
   YELLOW: Next = RED:
    default: Next = BAD_STATE;
endcase
```



# Assigning State Values to Enumerated Variables

- Assignments with Enumerated Type Variables:
  - Enumerated types are more strongly typed than other Verilog and SystemVerilog variables.
  - Enumerated types can only be assigned a value that is a member of the type list of that enumerated type.
  - An enumerated type can be assigned the value of another enumerated type, but only if both enumerated types are from the same definition.

## Enumerated Assignments: Illegal

```
enum {R_BIT = 0, // index of RED state in State register
G_BIT = 1, // index of GREEN state in State register
Y_BIT = 2} state_bit;
// shift a 1 to the bit that represents each state
enum logic [2:0] {RED = 3'b001 << R BIT,
                GREEN = 3'b001<<G BIT,
                YELLOW = 3'b001
YELLOW = 3'b001
YELLOW = 3'b001
always_comb begin: set_next_state
Next = 3'b000; // clear Next - ERROR: ILLEGAL
ASSIGNMENT
unique case (1'b1) // reversed case statement
// WARNING: FOLLOWING ASSIGNMENTS ARE
POTENTIAL DESIGN ERRORS
State[R BIT]: if (sensor == 1) Next[G BIT] = 1'b1;
State[G_BIT]: if (green_downcnt==0) Next[Y_BIT] = 1'b1;
State[Y_BIT]: if (yellow_downcnt==0) Next[R_BIT] = 1'b1;
endcase
end: set_next_state
```

- A common Verilog style when using one-hot state sequences is to first clear the next state variable, and then set just the one bit of next state variable that indicates what the next state will be.
- This style will not work with enumerated types.
- Two problems:
  - First, a default assignment of all zeros is made to the Next variable.
  - This is an illegal assignment.
  - An enumerated type must be assigned labels from its enumerated list, not literal values.

## Enumerated Assignments: Legal but not Recommended

```
enum {R_BIT = 0, // index of RED state in State register
G_BIT = 1, // index of GREEN state in State register
Y_BIT = 2} state_bit;
// shift a 1 to the bit that represents each state
enum logic [2:0] {RED = 3'b001<<R_BIT,
               GREEN = 3'b001<<G_BIT,
               YELLOW = 3'b001<<Y_BIT} State, Next;
always_comb begin: set_next_state
Next = 3'b000: // clear Next - ERROR: ILLEGAL
ASSIGNMENT
unique case (1'b1) // reversed case statement
// WARNING: FOLLOWING ASSIGNMENTS ARE
POTENTIAL DESIGN ERRORS
State[R_BIT]: if (sensor == 1) Next[G_BIT] = 1'b1;
State[G_BIT]: if (green_downcnt==0) Next[Y_BIT] = 1'b1;
State[Y_BIT]: if (yellow_downcnt==0) Next[R_BIT] = 1'b1;
endcase
end: set_next_state
```

- Second, within the case statements, assignments are made to individual bits of the Next variable.
- Assigning to a discrete bit of an enumerated type MAY be allowed by compilers, but it is not a good style when using enumerated types.
- By assigning to a bit of an enumerated type variable, an illegal value could be created that is not in the enumerated type list.
- This would result in design errors that could be difficult to debug.

#### The Correct One: Use its Labels

- Assignments to enumerated type variables should be from the list of labels for that type.
- Assigning to bit-selects or partselects of an enumerated type should be avoided.
- When assignments to bits of a variable are required, the variable should be declared as standard type, such as bit or logic, instead of an enumerated type.
- Assign an enumerated type variable a label from its enumerated list, instead of a value.

```
module traffic light (output logic green light,
                                   yellow light,
                                   red light,
                      input
                                   sensor,
                      input [15:0] green_downcnt,
                                   yellow_downcnt,
                                   clock, resetN);
                      input
 enum {R_BIT - 0, // index of RED state in State register
        G BIT - 1, // index of GREEN state in State register
        Y BIT - 2} state bit;
 // shift a 1 to the bit that represents each state
 enum logic [2:0] {RED = 3'b001<<R BIT,</pre>
                    GREEN - 3'b001<<G BIT,
                    YELLOW = 3'b001<<Y BIT} State, Next;
 always ff @(posedge clock, negedge resetN)
    if (!resetN) State <- RED; // reset to red light
                 State <- Next;
 always comb begin: set next state
  Next = State; // the default for each branch below
    unique case (1'bl) // reversed case statement
      State[R BIT]: if (sensor)
                                             Next - GREEN;
      State[G BIT]: if (green downcnt -- 0) Next - YELLOW;
      State[Y BIT]: if (yellow downcnt -- 0) Next - RED;
    endcase
 end: set_next_state
 always comb begin: set outputs
    {red light, green light, yellow light} = 3'b000;
    unique case (1'bl) // reversed case statement
      State[R BIT]: red light - 1'bl;
      State(G BIT): green light = 1'b1;
      State[Y BIT]: yellow light = 1'b1;
    endcase
 end: set outputs
endmodule
```

#### The Correct One: Use its Labels

```
enum {R_BIT = 0, // index of RED state in State register
G_BIT = 1, // index of GREEN state in State register
Y BIT = 2) state bit;
// shift a 1 to the bit that represents each state
enum logic [2:0] {RED = 3'b001<<R_BIT,
               GREEN = 3'b001<<G BIT,
                XELLOW = 3'b001<<Y_BIT} State, Next;
always_comb begin: set\_next_state
Next = 3'b000: // clear Next - ERROR: ILLEGAL
ASSIGNMENT
unique case (1'b1) // reversed case statement
// WARNING: FOLLOWING ASSIGNMENTS ARE
POTENTIAL DESIGN ERRORS
State[R_BIT]: if (sensor == 1) Next[G_BIT] = 1'b1;
State[G_BIT]: if (green_downcnt==0) Next[Y_BIT] = 1'b1;
State[Y_BIT]: if (yellow_downcnt==0) Next[R_BIT] = 1'b1;
endcase
end: set next state
```

```
module traffic light (output logic green light,
                                   yellow light,
                                   red light,
                      input
                                   sensor,
                      input [15:0] green_downcnt,
                                   yellow downcnt,
                      input
                                   clock, resetN);
  enum {R_BIT = 0, // index of RED state in State register
        G BIT = 1, // index of GREEN state in State register
       Y BIT - 2} state bit;
  // shift a 1 to the bit that represents each state
  enum logic [2:0] {RED = 3'b001<<R BIT,
                   GREEN - 3'b001<<G BIT,
                   YELLOW - 3'b001<<Y BIT} State, Next;
  always_ff @ (posedge clock, negedge resetN)
   if (!resetN) State <- RED; // reset to red light
                State <= Next:
   else
  always_comb begin: set_next_state
   Next = State; // the default for each branch below
    unique case (1'bl) // reversed case statement
     State[R BIT]: if (sensor)
     State[G BIT]: if (green downcnt -- 0) Next - YELLOW;
      State[Y BIT]: if (yellow downcnt -- 0) Next - RED;
    endcase
  end: set next state
  always_comb begin: set_outputs
    {red light, green light, yellow light} = 3'b000;
    unique case (1'bl) // reversed case statement
      State[R BIT]: red light
      State(G BIT): green light = 1'b1;
      State[Y BIT]: yellow light = 1'b1;
   endcase
  end: set outputs
endmodule
```

# Lock-up with Default Values

```
enum {WAITE, LOAD, STORE} State, Next;
always @(posedge clock, negedge resetN)
if (!resetN) State <= WAITE;
        else State <= Next;
always @(State)
        case (State)
        WAITE: Next = LOAD;
        LOAD: Next = STORE;
        STORE: Next = WAITE;
        endcase</pre>
```

- Both State and Next variables begin simulation with a value of 0,
  - □ = WAITE =0.
- At every positive edge of clock,
  - State <= Next (0)</p>
  - the value it already has
  - no transition occurs.
- Since there is no transition,
  - always @(State) is not triggered
  - Next is not changed from its initial value of 0.

# Solution: logic type

```
enum {WAITE, LOAD, STORE} State, Next;
always @(posedge clock, negedge resetN)
if (!resetN) State <= WAITE;
        else State <= Next;
always @(State)
        case (State)
        WAITE: Next = LOAD;
        LOAD: Next = STORE;
        STORE: Next = WAITE;
        endcase</pre>
```



```
enum logic[1:0] {WAITE, LOAD, STORE} State,
Next;
always @(posedge clock, negedge resetN)
if (!resetN) State <= WAITE;
        else State <= Next;
always @(State)
        case (State)
        WAITE: Next = LOAD;
        LOAD: Next = STORE;
        STORE: Next = WAITE;
        endcase</pre>
```

- Simulation will then begin with State and Next having an un-initialized value of X.
- In RTL simulation, when reset is applied, the State variable will transition from X to its reset value of WAITE (=00).
  - This transition will trigger the logic that decodes Next, setting Next to its appropriate value of LOAD.

# Solution: always\_comb

```
enum {WAITE, LOAD, STORE} State, Next;
always @(posedge clock, negedge resetN)
if (!resetN) State <= WAITE;
        else State <= Next;
always @(State)
        case (State)
        WAITE: Next = LOAD;
        LOAD: Next = STORE;
        STORE: Next = WAITE;
        endcase</pre>
```



```
enum {WAITE, LOAD, STORE} State, Next;
always @(posedge clock, negedge resetN)
if (!resetN) State <= WAITE;
        else State <= Next;
always_comb
        case (State)
        WAITE: Next = LOAD;
        LOAD: Next = STORE;
        STORE: Next = WAITE;
        endcase</pre>
```

- An always\_comb block automatically executes its statements once at simulation time zero,
   even if there were no transitions on its inferred sensitivity list.
  - The initial value of State will be decoded, and the Next variable set accordingly.
- This fixes the start of simulation lock-up problem.

## A SV Robust Solution

```
enum logic[1:0] {WAITE, LOAD, STORE} State, Next;
always_ff @(posedge clock, negedge resetN)
if (!resetN) State <= WAITE;
    else State <= Next;
always_comb
unique case (State)
    WAITE: Next = LOAD;
LOAD: Next = STORE;
    STORE: Next = WAITE;
endcase</pre>
```

- If State had not been reset, it would be a logic X, which will not match any of the case items to which State is compared.
- The unique case (State) statement will issue a run-time warning whenever no case items match the case expression.
- A warning would also be issued if the case expression matches more than one case item.

## A SV Robust Solution

```
enum logic[1:0] {WAITE, LOAD, STORE} State, Next;
always_ff @(posedge clock, negedge resetN)
if (!resetN) State <= WAITE;
    else State <= Next;
always_comb
unique case (State)
    WAITE: Next = LOAD;
LOAD: Next = STORE;
STORE: Next = WAITE;
endcase</pre>
```

- A SV Robust Solution:
  - Combining Unique Case with a logic based Enumerated Types
- This combination of SV constructs not only simplifies writing RTL code, it can trap design problems that could have been difficult to detect and debug in Verilog.

## References

- SystemVerilog for Design, by Stuart Sutherland et al.
- "Synthesizable Finite State Machine Design Techniques" by Clifford E. Cummings, Sunburst Design, Inc. 2003.
- "Synthesizing SystemVerilog" by S. Sutherland, D. Mills. 2013.
- Sutherland, "SystemVerilog Saves the Day—the Evil Twins are Defeated! unique and priority" are the new Heroes", Synopsys Users Group (SNUG) conference, San Jose, California, March 2005.
- Mills and Sutherland, "SystemVerilog Assertions Are For Design Engineers Too!", Synopsys Users Group (SNUG) conference, San Jose, California, March 2006.
- Mills, "Being assertive with your X (SystemVerilog assertions for dummies)", Synopsys Users Group Conference (SNUG) San Jose, California, 2004.
- Mills, "Yet Another Latch and Gotchas Paper", Synopsys Users Group (SNUG) conference,
   San Jose, California, March 2012.
- Sutherland, "I'm Still in Love with My X!", Design and Verification Conference (DVCon), San Jose, California, February 2013.
- Greene, Salz and Booth, "X-Optimism Elimination during RTL Verification", Synopsys Users
   Group Conference (SNUG) San Jose, 2012.