

# The University of Georgia

# **CSEE 4280: Advanced Digital Design**

**Trent Jones** 

Abhi Boggavarapu

Assignment: Exercise 2

01 / 24 / 2025

# **Table of Contents**

| Table of Contents              | 2  |
|--------------------------------|----|
| Roles and Responsibilities     |    |
| Github Code Link               | 3  |
| Build a Carry Look Ahead Adder | 4  |
| a                              | 4  |
| b                              | 6  |
| C                              | 10 |
| d                              | 11 |
| FPGA Chapter 3                 | 12 |
| Deliverables (B)               | 12 |
| a                              | 12 |
| b                              | 12 |
| C                              | 12 |
| d                              | 12 |
| Final Utilization (C)          | 13 |
| Video Uploads (D)              | 13 |
| a                              | 13 |
| b                              | 14 |
| C                              |    |
| d                              | 14 |
| e                              | 14 |
| References                     | 15 |

# **Roles and Responsibilities**

| Abhi  | Software      |
|-------|---------------|
| Trent | Documentation |

## **Github Code Link**

The below is a link to the repository and folder within that includes the code used for this project.

https://github.com/abhibogga/CSEE4280Workspace/tree/main/2\_Excercise

# **Build a Carry Look Ahead Adder**

#### a.

Below we have the results for the 4 bit look ahead adder. The approach to development was to make a general 4 bit adder, model shown in figure 1.1. In this adder module, it contains 3 inputs. 2 of those inputs are 2, 4 bit arrays, called a and b. These will be the 2 variables in which you are adding. The last input is cIn, this is the bit coming into the first adder to control the first bit addition. There are 2 outputs to this module. The first is sum which is a 4 digit array. And the next is cOut, this is in the case of if the addition between inputs a and b cause an overflow error, the cOut output is there for that reason. If this project were to be even more optimized, then it would require the use of building another module such as the full adder, and then to create the 4 bit adder, would require to merge 4 adder modules together. Since we were asked to develop a simpler model, we used an approach shown in figure 2. To simulate this project we used a simple testbench and tested it inside GTKWave. We chose random test cases to test as well as the ones asked below. Our test bench worked on a clock basis in which each test case was evaluated on each change of the clock. Waveform shown in figure 1. The testbench code is shown in figure 3 while the following test cases are shown in figure 4.



Figure 1: Waveform Generation of 4-bit Adder



Figure 1.1: Model of 4 bit adder

```
module fullAdder(a, b, cIn, sum, cOut);

//Define Inputs
input [3:0] a, b;
input cIn;

//Define Outputs
output reg [3:0] sum; //We need this to be a reg since it is begin changed withi
output reg cout;

//Define wires or midway points
reg [4:0] tempOutput; //We need this to be a reg since it is begin changed withi

//Define wires or midway points
reg [4:0] tempOutput; //We need this to be a reg since it is begin changed withi

//Here we want to describe what we need to happen for the full adder to work
tempOutput = a + b;
tempOutput = tempOutput + cIn;

sum = tempOutput[3:0];
cOut = tempOutput[4];
end
endmodule
```

Figure 2: Look Ahead Adder code

FIgure 3: Look Ahead Adder testbench code

FIgure 4: Adder Test Cases

#### b.

Next we build the 16 bit adder. Thankfully the team can preserve a lot of code and developing time by just importing the previous adder module 4 times. Model shown in figure 7.1. There isn't much of a difference between the 4 bit adder and the 16 bit adder. The inputs: a and b, are now 16 bit arrays and cIn remains the same. The outputs are also similar but different as well. Now the sum output is 16 bits long and the cOut is now an array of 4 bits. The implementation is simple. First we initialize 4 4 bit adder modules. Each respective adder module will take care of 4 bits of the 16 bit string. Shown in figure 7. The team must be careful to make sure that all the processing done by the 4 bit adder modules are not directly passed into the output of the 16 bit adder module, but rather a temporary wire variable. Not doing this will cause the program to crash. It is important to note that the cOut for every module starts as the cIn for the next module, this way we can properly address all the calculations being done. The testbench was done in the same format as the 4 bit adder. In which we test each test case through the change of a clock cycle. Shown in figure 6.



Figure 5: Waveform Generation of 16-bit Adder

```
timescale 1ns/1ns
include "fourFullAdder.v"
module tb_fourFullAdder();

//Initalize the registers

reg [15:0] a;
 reg [15:0] b;
 reg cIn;

//Initalize the wires (outputs)
```

```
wire [3:0] cOutFinal;
wire [15:0] sumFinal;
   .a(a),
   .b(b),
    .cIn(cIn),
   .cOutFinal(cOutFinal),
    .sumFinal(sumFinal)
reg Clk;
    Clk <= 1; //Here i am using the non blocking since i am in one of those blocks</pre>
initial begin
    $dumpvars(0, tb_fourFullAdder); // To capture waveform data
   a = 16'b0000000000000000;
   // Test case 3: Add maximum values with carry-in
    a = 16'b11111111111111;
   a = 16'b1010101010101010;
   b = 16'b0101010101010101;
```

```
a = 16'b0000111100001111;
b = 16'b1111000011110000;
cIn = 0;
*/
a = 16'b110010111010101;
b = 16'b1000011101100101;
cIn = 0;
@(posedge Clk);

// Finish simulation
$finish;
end
endmodule
```

Figure 6: 16-bit testbench and test cases

```
module fourFullAdder(a, b, cIn, cOutFinal, sumFinal);
    input [15:0] a, b;
    wire [3:0] cout; //These must be wire since they are the output of a fullAdder operation
    wire [15:0] sum;
    output reg [3:0] cOutFinal;
    output reg [15:0] sumFinal;
        .a(a[3:0]),
        .b(b[3:0]),
        .cOut(cOut[0]),
        .sum(sum[3:0])
        .cIn(cOut[0]),
        .cOut(cOut[1]),
        .sum(sum[7:4])
        .a(a[11:8]),
        .cIn(cOut[1]),
        .cOut(cOut[2]),
        .sum(sum[11:8])
        .b(b[15:12]),
        .cIn(cOut[2]),
        .cOut(cOut[3]),
        .sum(sum[15:12])
```

Figure 7: 16-bit Adder code



Figure 7.1: 16-bit Adder Model

#### c.

Below shows the output of the specified test case. In figure 8.



Figure 8: Waveform results for p.93

#### d.

Below shows the output of the specified test case. In figure 9.



Figure 9: Waveform results for p.97

# FPGA Chapter 3

#### Deliverables (B)

a.

Include: pg 93. What did you see on your results for the "one hot"?

During the experimentation of the provided system verilog files, the team found out that when the "one hot" code for the leading ones file was generated, the correct LED configurations would only show when only one switch was turned on. This proves the one hot encoding of the switches since it shows that each numerical value is programmed towards one and only one value only. This program was not meant to add or subtract any values.

https://drive.google.com/file/d/1MUlHuivqLqCvJI5-TIs0KrCvkwvkVtB0/view?usp=drive\_link

b.

Include: pg 97 Check your adder. Confirm your results match.

Here in the link below, the team can confirm the test results with the textbook. The adder will take the bottom 8 switches, configured to a 8 bit number and add them to the top 8 switches in the same configuration.

https://drive.google.com/file/d/1ABh0ZjQ7FNGfhEpxSTHAw7IRNnZqLb0N/view?usp=drive\_link

C.

Include: pg 98 Check your subtractor. Try 0-1, What is your result?

We know that the system verilog code is programmed to show the subtraction results in 2's complement, which will support correct results for subtraction operations that result in negative numbers. The team knows that -1 in 2's complement is all ones and that is exactly what the LED configuration reflects within the teams experimental results.

https://drive.google.com/file/d/1nmxxzCwEOGRslVI7hR8HYPWysMcScP\_1/view?usp=drive\_link

d.

Include: pg98. Check your multiplier. Run the simulator and use the add force TCL command and is done in the book. This is a powerful debug technique. Confirm that you can match the results.

https://drive.google.com/file/d/1bTwNZ6kPPdLsdLKjXELdwpBU62r5DPQ\_/view?usp=drive\_link

## Final Utilization (C)

Below in figure 10 shows our final utilization graph. This reflects the amount of LUT's used in the final synthesis of the code and how many IO we are using compared to how many are available on the board. This utilization graph reflects the results of the textbook.



Figure 10: Utilization chart

### Video Uploads (D)

Below shows our results for the following test cases provided by the write up sheet. All of the test cases passed and the team was able to gain a better understanding of how to properly use Vivado and the FPGA board.

a.

00000001,00000001

https://drive.google.com/file/d/1hOM9cWEr75yntQeZ-36YwCHXV9oghPig/view?usp=drive link

b.

10000000,00000001

https://drive.google.com/file/d/1WR6B59JNQupihMSM8COrPeDNSac5Q9PC/view?usp=drive\_link

| 16 of 17 | 16 | of | 17 |
|----------|----|----|----|
|----------|----|----|----|

C.

11000000,11000000

https://drive.google.com/file/d/1ed80nT2oI-kQTx59spuoCQ1HUWzLDJAo/view?usp=drive\_link

d.

10101010,01010101

https://drive.google.com/file/d/1CFHYbvofdPDbYXuD0w9bqCTg LnDAqMV/view?usp=drive link

e.

111111111,111111111

https://drive.google.com/file/d/1hIZSKfTyaTDRY5lpye6GggWehuDQkalv/view?usp=drive link

## References

FPGA Handbook:

https://github.com/PacktPublishing/The-FPGAProgramming-Handbook-Second-Edition

Chip Verify Full Adder in Verilog Tutorial:

https://www.chipverify.com/verilog/verilog-full-adder