# 15-740/18-740 Computer Architecture Lecture 25: Main Memory

Prof. Onur Mutlu Yoongu Kim Carnegie Mellon University

#### Today

- SRAM vs. DRAM
- Interleaving/Banking
- DRAM Microarchitecture
  - Memory controller
  - Memory buses
  - Banks, ranks, channels, DIMMs
  - Address mapping: software vs. hardware
  - DRAM refresh
- Memory scheduling policies
- Memory power/energy management
- Multi-core issues
  - Fairness, interference
  - Large DRAM capacity

#### Readings

#### Recommended:

- Mutlu and Moscibroda, "Parallelism-Aware Batch Scheduling: Enabling High-Performance and Fair Memory Controllers," IEEE Micro Top Picks 2009.
- Mutlu and Moscibroda, "Stall-Time Fair Memory Access Scheduling for Chip Multiprocessors," MICRO 2007.
- Zhang et al., "A Permutation-based Page Interleaving Scheme to Reduce Row-buffer Conflicts and Exploit Data Locality," MICRO 2000.
- □ Lee et al., "Prefetch-Aware DRAM Controllers," MICRO 2008.
- Rixner et al., "Memory Access Scheduling," ISCA 2000.

### Main Memory in the System



#### Memory Bank Organization



- Read access sequence:
  - Decode row address
    drive word-lines
  - 2. Selected bits drive bit-lines
    - Entire row read
  - 3. Amplify row data
  - 4. Decode column address & select subset of row
    - Send to output
  - 5. Precharge bit-lines
    - For next access

### SRAM (Static Random Access Memory)





#### Read Sequence

- 1. address decode
- 2. drive row select
- 3. selected bit-cells drive bitlines (entire row is read together)
- 4. diff. sensing and col. select (data is ready)
- 5. precharge all bitlines (for next read or write)

Access latency dominated by steps 2 and 3 Cycling time dominated by steps 2, 3 and 5

- step 2 proportional to 2<sup>m</sup>
- step 3 and 5 proportional to 2<sup>n</sup>

#### DRAM (Dynamic Random Access Memory)



Bits stored as charges on node capacitance (non-restorative)

- bit cell loses charge when read
- bit cell loses charge over time

#### Read Sequence

- 1~3 same as SRAM
- 4. a "flip-flopping" sense amp amplifies and regenerates the bitline, data bit is mux' ed out
- 5. precharge all bitlines

Refresh: A DRAM controller must periodically read all rows within the allowed refresh time (10s of ms) such that charge is restored in cells

#### SRAM vs. DRAM

- SRAM is preferable for register files and L1/L2 caches
  - Fast access
  - No refreshes
  - Simpler manufacturing (compatible with logic process)
  - Lower density (6 transistors per cell)
  - Higher cost
- DRAM is preferable for stand-alone memory chips
  - Much higher capacity
  - Higher density
  - Lower cost

### Memory subsystem organization

Memory subsystem organization



## Memory subsystem



## Breaking down a DIMM



### Breaking down a DIMM



#### Rank



# DIMM & Rank (from JEDEC)

#### 5 Unbuffered DIMM Details

**Table 8 — SDRAM Module Configurations (Reference Designs)** 

| Raw<br>Card<br>Version | DIMM<br>Capacity | DIMM<br>Organization | SDRAM<br>Density | SDRAM<br>Organization | Number of<br>SDRAMs | Number of<br>Physical<br>Ranks | Number of<br>Banks in<br>SDRAM | Number of<br>Address Bits<br>Row/Column |
|------------------------|------------------|----------------------|------------------|-----------------------|---------------------|--------------------------------|--------------------------------|-----------------------------------------|
| A                      | 512MB            | 64 Meg x 64          | 512 Megabit      | 64 Meg x 8            | 8                   | 1                              | 8                              | 13/10                                   |
|                        | 1GB              | 128 Meg x 64         | 1 Gigabit        | 128 Meg x 8           | 8                   | 1                              | 8                              | 14/10                                   |
|                        | 2GB              | 256 Meg x 64         | 2 Gigabit        | 256 Meg x 8           | 8                   | 1                              | 8                              | 15/10                                   |
|                        | 4GB              | 512 Meg x 64         | 4 Gigabit        | 512 Meg x 8           | 8                   | 1                              | 8                              | 16/10                                   |
|                        | 8GB              | 1 Gig x 64           | 8 Gigabit        | 1 Gig x 8             | 8                   | 1                              | 8                              | 16/11                                   |
| В                      | 1GB              | 128 Meg x 64         | 512 Megabit      | 64 Meg x 8            | 16                  | 2                              | 8                              | 13/10                                   |
|                        | 2GB              | 256 Meg x 64         | 1 Gigabit        | 128 Meg x 8           | 16                  | 2                              | 8                              | 14/10                                   |
|                        | 4GB              | 512 Meg x 64         | 2 Gigabit        | 256 Meg x 8           | 16                  | 2                              | 8                              | 15/10                                   |
|                        | 8GB              | 1 Gig x 64           | 4 Gigabit        | 512 Meg x 8           | 16                  | 2                              | 8                              | 16/10                                   |
|                        | 16GB             | 2 Gig x 64           | 8 Gigabit        | 1 Gig x 8             | 16                  | 2                              | 8                              | 16/11                                   |
| C <sup>1</sup>         | 256MB            | 32 Meg x 64          | 512 Megabit      | 32 Meg x 16           | 4                   | 1                              | 8                              | 12/10                                   |
|                        | 512MB            | 64 Meg x 64          | 1 Gigabit        | 64 Meg x 16           | 4                   | 1                              | 8                              | 13/10                                   |
|                        | 1GB              | 128 Meg x 64         | 2 Gigabit        | 128 Meg x 16          | 4                   | 1                              | 8                              | 14/10                                   |
|                        | 2GB              | 256 Meg x 64         | 4 Gigabit        | 256 Meg x 16          | 4                   | 1                              | 8                              | 15/10                                   |

## Breaking down a Rank



## Breaking down a Chip



## Breaking down a Bank



### Memory subsystem organization

Memory subsystem organization















#### **Physical memory space**



A 64B cache block takes 8 I/O cycles to transfer.

During the process, 8 columns are read sequentially.

#### Page Mode DRAM

- A DRAM bank is a 2D array of cells: rows x columns
- A "DRAM row" is also called a "DRAM page"
- "Sense amplifiers" also called "row buffer"
- Each address is a <row,column> pair
- Access to a "closed row"
  - Activate command opens row (placed into row buffer)
  - Read/write command reads/writes column in the row buffer
  - Precharge command closes the row and prepares the bank for next access
- Access to an "open row"
  - No need for activate command

#### DRAM Bank Operation



#### Latency Components: Basic DRAM Operation

- CPU → controller transfer time
- Controller latency
  - Queuing & scheduling delay at the controller
  - Access converted to basic commands
- Controller → DRAM transfer time
- DRAM bank latency
  - Simple CAS is row is "open" OR
  - RAS + CAS if array precharged OR
  - □ PRE + RAS + CAS (worst case)
- DRAM → CPU transfer time (through controller)

#### A DRAM Chip and DIMM

- Chip: Consists of multiple banks (2-16 in Synchronous DRAM)
- Banks share command/address/data buses
- The chip itself has a narrow interface (4-16 bits per read)
- Multiple chips are put together to form a wide interface
  - Called a module
  - DIMM: Dual Inline Memory Module
  - All chips in one side of a DIMM are operated the same way (rank)
    - Respond to a single command
    - Share address and command buses, but provide different data
- If we have chips with 8-bit interface, to read 8 bytes in a single access, use 8 chips in a DIMM

#### 128M x 8-bit DRAM Chip



#### A 64-bit Wide DIMM



#### A 64-bit Wide DIMM



#### Advantages:

- Acts like a highcapacity DRAM chip with a wide interface
- Flexibility: memory controller does not need to deal with individual chips

#### Disadvantages:

Granularity:
 Accesses cannot be smaller than the interface width

#### Multiple DIMMs



- Advantages:
  - Enables even higher capacity
- Disadvantages:
  - Interconnect complexity and energy consumption can be high

#### DRAM Channels





- 2 Independent Channels: 2 Memory Controllers (Above)
- 2 Dependent/Lockstep Channels: 1 Memory Controller with wide interface (Not Shown above)

#### Generalized Memory Structure



### Multiple Banks (Interleaving) and Channels

- Multiple banks
  - Enable concurrent DRAM accesses
  - Bits in address determine which bank an address resides in
- Multiple independent channels serve the same purpose
  - But they are even better because they have separate data buses
  - Increased bus bandwidth
- Enabling more concurrency requires reducing
  - Bank conflicts
  - Channel conflicts
- How to select/randomize bank/channel indices in address?
  - Lower order bits have more entropy
  - Randomizing hash functions (XOR of different address bits)

### How Multiple Banks/Channels Help



Before: No Overlapping Assuming accesses to different DRAM rows



#### Multiple Channels

- Advantages
  - Increased bandwidth
  - Multiple concurrent accesses (if independent channels)
- Disadvantages
  - Higher cost than a single channel
    - More board wires
    - More pins (if on-chip memory controller)

### Address Mapping (Single Channel)

- Single-channel system with 8-byte memory bus
  - 2GB memory, 8 banks, 16K rows & 2K columns per bank
- Row interleaving
  - Consecutive rows of memory in consecutive banks

| Row (14 bits) | Bank (3 bits) | Column (11 bits) | Byte in bus (3 bits) |
|---------------|---------------|------------------|----------------------|
|---------------|---------------|------------------|----------------------|

- Cache block interleaving
  - Consecutive cache block addresses in consecutive banks
  - 64 byte cache blocks



- Accesses to consecutive cache blocks can be serviced in parallel
- How about random accesses? Strided accesses?

### Bank Mapping Randomization

 DRAM controller can randomize the address mapping to banks so that bank conflicts are less likely



# Address Mapping (Multiple Channels)

| С | Row (14 bits) | Bank (3 bits   | s) | Column (11 bits) |   | Byte in bus (3 bits) |
|---|---------------|----------------|----|------------------|---|----------------------|
|   | Row (14 bits) | C Bank (3 bits | s) | Column (11 bits) |   | Byte in bus (3 bits) |
|   | Row (14 bits) | Bank (3 bits)  | С  | Column (11 bits) |   | Byte in bus (3 bits) |
|   | Row (14 bits) | Bank (3 bits)  |    | Column (11 bits) | С | Byte in bus (3 bits) |

#### Where are consecutive cache blocks?

| C Row (14 bits) | High Columr   | n Bank (3 bits) | Low Col.   | Byte in bus (3 bits) |
|-----------------|---------------|-----------------|------------|----------------------|
|                 | 8 bits        |                 | 3 bits     |                      |
| Row (14 bits)   | C High Columr | n Bank (3 bits) | Low Col.   | Byte in bus (3 bits) |
|                 | 8 bits        |                 | 3 bits     |                      |
| Row (14 bits)   | High Column   | C Bank (3 bits) | Low Col.   | Byte in bus (3 bits) |
|                 | 8 bits        |                 | 3 bits     |                      |
| Row (14 bits)   | High Column   | Bank (3 bits)   | Low Col.   | Byte in bus (3 bits) |
|                 | 8 bits        |                 | 3 bits     |                      |
| Row (14 bits)   | High Column   | Bank (3 bits)   | Low Col. ( | Byte in bus (3 bits) |
|                 | 8 bits        |                 | 3 bits     |                      |

#### Interaction with Virtual > Physical Mapping

 Operating System influences where an address maps to in DRAM



- Operating system can control which bank a virtual page is mapped to. It can randomize Page→<Bank,Channel> mappings
- Application cannot know/determine which bank it is accessing

#### DRAM Refresh (I)

- DRAM capacitor charge leaks over time
- The memory controller needs to read each row periodically to restore the charge
  - Activate + precharge each row every N ms
  - $\Box$  Typical N = 64 ms
- Implications on performance?
  - -- DRAM bank unavailable while refreshed
  - -- Long pause times: If we refresh all rows in burst, every 64ms the DRAM will be unavailable until refresh ends
- Burst refresh: All rows refreshed immediately after one another
- Distributed refresh: Each row refreshed at a different time, at regular intervals

#### DRAM Refresh (II)



- Distributed refresh eliminates long pause times
- How else we can reduce the effect of refresh on performance?
  - Can we reduce the number of refreshes?

#### DRAM Controller

- Purpose and functions
  - Ensure correct operation of DRAM (refresh)
  - Service DRAM requests while obeying timing constraints of DRAM chips
    - Constraints: resource conflicts (bank, bus, channel), minimum write-to-read delays
    - Translate requests to DRAM command sequences
  - Buffer and schedule requests to improve performance
    - Reordering and row-buffer management
  - Manage power consumption and thermals in DRAM
    - Turn on/off DRAM chips, manage power modes

#### DRAM Controller Issues

- Where to place?
  - In chipset
    - + More flexibility to plug different DRAM types into the system
    - + Less power density in the CPU chip
  - On CPU chip
    - + Reduced latency for main memory access
    - + Higher bandwidth between cores and controller
      - More information can be communicated (e.g. request's importance in the processing core)

### DRAM Controller (II)



#### A Modern DRAM Controller



## DRAM Scheduling Policies (I)

- FCFS (first come first served)
  - Oldest request first
- FR-FCFS (first ready, first come first served)
  - 1. Row-hit first
  - 2. Oldest first

Goal: Maximize row buffer hit rate → maximize DRAM throughput

- Actually, scheduling is done at the command level
  - Column commands (read/write) prioritized over row commands (activate/precharge)
  - Within each group, older commands prioritized over younger ones

## DRAM Scheduling Policies (II)

- A scheduling policy is essentially a prioritization order
- Prioritization can be based on
  - Request age
  - Row buffer hit/miss status
  - Request type (prefetch, read, write)
  - Requestor type (load miss or store miss)
  - Request criticality
    - Oldest miss in the core?
    - How many instructions in core are dependent on it?