



# CS230: Digital Logic Design and Computer Architecture

Lecture 6: Hola Computer Architecture

https://www.cse.iitb.ac.in/~biswa/courses/CS230/autumn23/main.html







#### Next Few Lectures



HOW CAN A
PROGRAMME
R INTERACT
WITH THE
PROCESSOR?



THE
LANGUAGE
OF
COMPUTER:
INSTRUCTION
S



INSTRUCTION
S HAVE A
VOCABULARY
CALLED
INSTRUCTION
SET



DRIVEN BY
INSTRUCTION
SET
ARCHITECTUR
E (ISA)



ISA: X86, ARM, RISC-V, MIPS



## Why MIPS?

Simple yet expressive

Basic principles are similar if not the same. e.g., ARM ISA

Still in use today: embedded devices, routers, modems etc.



## ISA: Abstraction layer

Interface between hardware and software

hides complexity from the software through a set of simple instructions



## Abstraction Example: 101

a = b + c; // C code

compiler

add \$1, \$2, \$3 // assembly language as per the ISA

assembler

0101010101010 // machine language, 0s and 1s

### Abstraction Example: 101

Operands can be in registers or in memory



#### A bit detailed





## Instructions

Programmers' order/command to the processor

## Why Instructions?

Programmer knows what it can/cannot Processor knows what it should

Power of abstraction:

World with no instructions:

Programmers – communicate a sequence of 0s and 1s

#### World with no instructions



## Let's Open the Processor Core

Register 0 Register 1 Register 2 Register 3

## Let's Open the Processor Core



## Let's put the Memory (not inside the core)



## Let's put the Memory (not inside the core)



#### MIPS Instructions: 101



Most of the arithmetic/logical: two sources and one destination

What to do for "a=b+c-d"?

#### What to do for "a=b+c-d"?

Temporary register

Try out:

$$f=(g+h) - (i+j)$$

#### Constants and Immediate

No need of a register

addi \$s0, \$s0, 10

i: immediate, for constants, constant: 2s complement

#### Constants and Immediate

No need of a register

addi \$s0, \$s0, 10

Do we need a subi? ©

i: immediate, for constants

constant: 16 bits, 2s complement form

#### Constants and Immediate



No need of a register

addi \$s0, \$s0, 10

Do we need a subi? ©

NO

i: immediate, for constants, constant: 2s complement form

#### Special treatment for zero

## \$0 or \$zero is a special register that contains ZERO

Why add if we can move?

a=b becomes add \$s1 \$s2 \$zero

#### Pseudo Instruction 101

a=b

move \$\$0, \$s1

Not an actual instruction.

It is used for programming convenience

## Logical Operations

Bitwise operations and shifts (Refer Section 2.6 P&H)

sll, srl, and, or, nor, andi, ori etc

No not instruction ©, well not is nor with one operand=0

32 raw bits instead of a 32-bit number.



How to store a 32-bit constant into a 32-bit register?
Remember 16-bit ☺

For example, 10101010 10101010 11110000 11110000

Trivia? How to store a 32-bit constant into a 32-bit register?

For example, 10101010 10101010 11110000 11110000

lui \$t0, 0xAAAA #1010101010101010, lower bits all 0s.

ori \$t0, \$t0, 0xF0F0 #1111000011110000

Trivia? How to store a 32-bit constant into a 32-bit register?

For example, 10101010 10101010 11110000 11110000

lui \$t0, 0xAAAA #1010101010101010, lower bits all 0s. Basically it will be 0xAAAA0000 (in hexadecimal) ori \$t0, \$t0, 0xF0F0 #1111000011110000 it will be 0xAAAAF0F0

lui: upper bits, ori/addi: lower bits

#### Coffee Credits



- Navya +1
- Satyankar +1

## Congrats ISRO, Well Done India

Processor used: Vikram (some avatars of Vikram), 32-bit, 150 instructions

Photo credit: To the owner!

