# CS230: Digital Logic Design and Computer Architecture

Lecture 9: Instruction Decoding and addressing modes

https://www.cse.iitb.ac.in/~biswa/courses/CS230/autumn23/main.html

#### Why instruction decoding?



#### Instruction received then what?

Remember instructions are of 32-bit size (in MIPS), so PC+4

How will the processor know what to infer from these 32 bits? Simple: Have a decoder ☺

#### Instruction Decoding

bne ......



#### Let's have a look



#### 10K Feet View of MIPS encoding



Wastage of space ⊗

#### Good design demands good compromises

| Instruction | Format | ор | rs  | rt  | rd   | shamt | funct | address  |
|-------------|--------|----|-----|-----|------|-------|-------|----------|
| add         | R      | 0  | reg | reg | reg  | 0     | 32    | n.a.     |
| sub         | R      | 0  | reg | reg | reg  | 0     | 34    | n.a.     |
| addi        | 1      | 8  | reg | reg | n.a. | n.a.  | n.a.  | constant |
| lw          | 1      | 35 | reg | reg | n.a. | n.a.  | n.a.  | address  |
| SW          | 1      | 43 | reg | reg | n.a. | n.a.  | n.a.  | address  |

tells how to treat the last set of fields: three fields or one field, still why funct  $\otimes$ 

#### Why not?



## What is a good compromise?

- Fixed length instructions © 32-bit irrespective of ops
- Fields are at the same or almost same location
- All formats look similar



### Addressing Modes

(How and where to find the data)

#### **Immediate**

| ор | rs | rt | Immediate |
|----|----|----|-----------|
|----|----|----|-----------|

addi \$t0, \$t1, 5

Register



Base (Arrays, structures, pointers)



PC-relative (e.g., conditional branches, need an offset)



#### **Pseudodirect**



Takes upper four bits of PC and concatenate 26 bits from address field and then add two zeros at the lsb. PS: It is for unconditional jumps.

### Endianness (Byte ordering within a word)

 Big Endian: address of most significant byte = word address

```
(xx00 = Big end of word), MIPS
```

 Little Endian: address of least significant byte = word address

```
(xx00 = Little end of word), x86 endian byte 0
Think about an egg 1 1 0
Isb
0 1 2 3
```

Just for an example, do not take it for granted ...

```
unsigned int i = 1;
char *c = (char*)&i; // reading the LSB
Printf ("%d", *c);
unsigned int i = 12345678;
char *c = (char*)&i;
Printf ("%d", *c);
```

```
unsigned int i = 1;
char *c = (char*)&i; // reading the LSB
Printf ("%d", *c);
Little endian: 1
Big endian: 0
                    unsigned int i = 12345678;
                    char *c = (char*)&i;
                    Printf ("%d", *c);
                    Little endian: 78
                    Big endian: 12
```



## নমসার