

# SdCvP-X

Specification Driven Comprehensive Verification Acceleration Al Tool



## Verification Challenges - Business Impact

- Research: Siemens EDA/Wilson Research Group 2024 Functional Verification Study/DVCon
  - First-Time Silicon success dropped to 14% in 2024
  - 75% of Design Projects are behind SCHEDULE !!
- Industry Surveys (e.g., Wilson Research, Accellera): Verification consumes 60-70% of total design effort

| Challenges                               | Business Impact                                |
|------------------------------------------|------------------------------------------------|
| Increasing Design Complexity             | Longer cycles, higher risk, strained resources |
| Manual Verification Planning             | Inefficiency and higher costs                  |
| Unstructured Debug & Root Cause Analysis | Delays and risk of re-spins                    |
| Lack of Traceability to Specifications   | Coverage gaps, missed bugs                     |
| Inconsistent Verification Reuse          | Rework, cost overruns, delays                  |



# Introducing SdCvP-X<sup>TM</sup> - Solving Verification at Once

| Verification Challenge                                | SdCvP-X <sup>™</sup> Tool                                                                |
|-------------------------------------------------------|------------------------------------------------------------------------------------------|
| Manual, fragmented planning                           | Auto-generated, spec-aligned comprehensive segregated verification plans for IP/SOC/ASIC |
| Specification alignment                               | Plan evolves with specification + version traceability                                   |
| Manual Plan Alignment with Specification and upgrades | Aligns manual plans to eliminate gaps and ensure consistency and boost productivity.     |
| Debug inefficiencies                                  | Traceability matrix + mapping to features/test points                                    |
| Configuration explosion                               | Smart filtering, collapsing, and prioritization                                          |
| Reuse across derivatives                              | Scalable planning across standard & custom designs                                       |

© Veripoint Technologies Pvt Ltd



## Who Benefits – Across the Project Hierarchy

| Role                          | Pain Point                                   | SdCvP-X <sup>™</sup> Benefit                                |
|-------------------------------|----------------------------------------------|-------------------------------------------------------------|
| Design Verification Engineers | Long debug cycles, manual test list creation | Faster test planning + structured debug: Boost Productivity |
| Architects                    | Hard to validate spec implementation         | Full traceability from spec to test                         |
| Program/Project Managers      | Poor visibility on verification progress     | Actionable insights, milestone-<br>based views              |
| Business Leaders & Industries | Risk of re-spin, time-to-market delays       | Higher First Silicon Success, faster TTM                    |



# SdCvP-X<sup>™</sup> - Tool Highlights

| Features                                 | Description                                                                          |
|------------------------------------------|--------------------------------------------------------------------------------------|
| Auto Verification Plan Generator         | Features, test points, scenarios by config                                           |
| Auto Constraints, Coverage and Assertion | Constraints, Coverage and Assertion planning                                         |
| Debug Assist Engine                      | Traceability matrix, root-cause accelerators                                         |
| Specification Evolver                    | Adapts plans as spec updates                                                         |
| Smart Manual Plan Alignment              | Aligns manual plans to eliminate gaps and ensure consistency and boost productivity. |

© Veripoint Technologies Pvt Ltd

## SdCvP-X<sup>™</sup> - Tiered Product Options



#### **Standard**

Comprehensive Verification Plan

Features, Test Points, Test Scenarios and Configurations

Per Design Specification

#### **Advanced**

**Standard Features** 

### **Constraints and Assertions**

Per Design Specification

#### Premium

Advanced Features

Coverage and Mapping Specification Variables (Debugging)

Per Design Specification

#### **Premium+**

**Premium Features** 

Alignment of existing manual plan

\*Traceability Matrix - Efficient Debugging

\*Enhance Verification plan with Specification evolution

\*Automatically Generated Verification Test Bench and Sequences

## SdCvP-X<sup>™</sup> Statistics Highlights



#### **PCIe 6.2 IP Verification**

#### • In ~2 Hours

 SdCvP-X<sup>™</sup> generated comprehensive, configurable verification plan having 4000+ Rows with constraints, coverage, and assertions.

#### **CXL 3.0 IP Verification**

#### • In ~1 hour

 SdCvP-X<sup>™</sup> generated comprehensive, configurable verification plan having 2000+ Rows with constraints, coverage, and assertions.

#### ARM Cortex - A Series Version: 4.0 (Open Source)

#### In ~1 hour

 SdCvP-X generated comprehensive, configurable verification plan having 700+ Rows with constraints, coverage, and assertions.

### <u>Custom RISC SOC Verification (Version 20250508: Open Source)</u>

#### • In ~1 hour

 SdCvP-X<sup>™</sup> generated comprehensive, configurable verification plan having 800+ Rows with constraints, coverage, and assertions.

### <u>Custom PIPE Interface (Version 7.0: Intel Open Source - PCIe, SATA, USB3.x, USB4.x, DP2.x)</u>

#### • In ~1 hour

 SdCvP-X<sup>™</sup> generated comprehensive, configurable verification plan having 1200+ Rows with constraints, coverage, and assertions.



### Design Verification Success at a Glance

| Metric                 | <b>Before SdCvP-X</b> <sup>™</sup> | After SdCvP-X <sup>™</sup> |
|------------------------|------------------------------------|----------------------------|
| Verification effort    | 100% (baseline)                    | ↓ 40% reduction            |
| Debug cycle time       | 4–6 weeks or more                  | ↓ 50% reduction            |
| Time to First Silicon  | Slipping                           | On-time or early           |
| Manual planning effort | Extensive                          | Near-zero with automation  |



## SdCvP-X: Accelerate Verification, Design Success

- Start with a free demo
- Identify 1–2 designs and see the impact in <1 week
- Scale across IPs, ASICs, SoCs and Custom Interfaces
- Seamless integration in existing verification workflow

**Request For Demo** 

### Thank You!



#### **Contact Us**

Email: rajat@veripointtech.com

**Phone**: +919717580855