# Encoder and Decoder

## Decoder:

- A decoder is a combinational circuit that converts binary information from n input lines to a maximum of 2<sup>n</sup> unique output lines.
- The decoder presented here is the n to m line decoders, where  $m \le 2^n$ . Their purpose is to generate the  $2^n$  minterms of n input variables.
- The outputs of the decoder are nothing but the **minterms** of 'n' input variables lines, when it is enabled.



-----

Truth Table of a Three-to-Eight-Line Decoder

| Inputs |   |   |       |                |                | Out   | puts  |                |                |                |
|--------|---|---|-------|----------------|----------------|-------|-------|----------------|----------------|----------------|
| X      | y | Z | $D_0$ | D <sub>1</sub> | D <sub>2</sub> | $D_3$ | $D_4$ | D <sub>5</sub> | D <sub>6</sub> | D <sub>7</sub> |
| 0      | 0 | 0 | 1     | 0              | 0              | 0     | 0     | 0              | 0              | 0              |
| 0      | 0 | 1 | 0     | 1              | 0              | 0     | 0     | 0              | 0              | 0              |
| 0      | 1 | 0 | 0     | 0              | 1              | 0     | 0     | 0              | 0              | 0              |
| 0      | 1 | 1 | 0     | 0              | 0              | 1     | 0     | 0              | 0              | 0              |
| 1      | 0 | 0 | 0     | 0              | 0              | 0     | 1     | 0              | 0              | 0              |
| 1      | 0 | 1 | 0     | 0              | 0              | 0     | 0     | 1              | 0              | 0              |
| 1      | 1 | 0 | 0     | 0              | 0              | 0     | 0     | 0              | 1              | 0              |
| 1      | 1 | 1 | 0     | 0              | 0              | 0     | 0     | 0              | 0              | 1              |

#### 2 to 4 line Decoder



| Е | A0 | <b>A1</b> | Y0 | <b>Y1</b> | <b>Y2</b> | <b>Y3</b> |
|---|----|-----------|----|-----------|-----------|-----------|
| 1 | 0  | 0         | 1  | 0         | 0         | 0         |
| 1 | 0  | 1         | 0  | 1         | 0         | 0         |
| 1 | 1  | 0         | 0  | 0         | 1         | 0         |
| 1 | 1  | 1         | 0  | 0         | 0         | 1         |
| 0 | X  | X         | 0  | 0         | 0         | 0         |

$$Y_3 = E.A_1.A_0$$
  
 $Y_2 = E.A_1.A_0'$   
 $Y_1 = E.A_1'.A_0$   
 $Y_0 = E.A_1'.A_0'$ 



## 3 to 8 decoder using two 2x4 decoder:



## 4 to 16 Line decoder using Two 3x8 decoder:

- Decoder with enable input can be connected together to form a larger decoder circuit. The following fig shows two 3 to 8 line decoder with enable input connected to form a 4-16 line decoder.
- When w=0,top decoder enabled and other is disabled.the bottom decoder output all zeros, and top 8 output generate the minterm 0000 to 0111.
- When w=1,bottom decoder generate the output miterms 1000 to 1111,while ouput of top decoder all zero.
- This shows that the usefulness of enable input in combinational circuits.In general enable inputs are the convenient feature for interconnecting two or more standard component.

#### 4 to 16 line Decoder Using three 3x8 decoder:



| E | X | У | Z | D0 | D1 | D<br>2 | D3 | D4 | D<br>5 | D6 | D7 | D8 | D9 | D1<br>0 | D1<br>1 | D1<br>2 | D1<br>3 | D1<br>4 | D1<br>5 |
|---|---|---|---|----|----|--------|----|----|--------|----|----|----|----|---------|---------|---------|---------|---------|---------|
| 0 | 0 | 0 | 0 | 1  | 0  |        | 0  | 0  | 0      | 0  | 0  | 0  | 0  | 0       | 0       |         | 0       | 0       | 0       |
| 0 | 0 | 0 | 1 | 0  | 1  | 0      | 0  | 0  | 0      | 0  | 0  | 0  | 0  | 0       | 0       | 0       | 0       | 0       | 0       |
| 0 | 0 | 1 | 0 | 0  | 0  | 1      | 0  | 0  | 0      | 0  | 0  | 0  |    | 0       | 0       | 0       | 0       | 0       | 0       |
| 0 | 0 | 1 | 1 | 0  | 0  | 0      | 1  | 0  | 0      | 0  | 0  | 0  | 0  | 0       | 0       | 0       | 0       | 0       | 0       |
| 0 | 1 | 0 | 0 | 0  | 0  | 0      | 0  | 1  | 0      | 0  | 0  | 0  | 0  | 0       | 0       | 0       | 0       | 0       | 0       |
| 0 | 1 | 0 | 1 | 0  | 0  | 0      | 0  | 0  | 1      | 0  | 0  | 0  | 0  | 0       | 0       | 0       | 0       | 0       | 0       |
| 0 | 1 | 1 | 0 | 0  | 0  | 0      | 0  | 0  | 0      | 1  | 0  | 0  | 0  | 0       | 0       | 0       | 0       | 0       | 0       |
| 0 | 1 | 1 | 1 | 0  | 0  | 0      | 0  | 0  | 0      | 0  | 1  | 0  | 0  | 0       | 0       | 0       | 0       | 0       | 0       |
| 1 | 0 | 0 | 0 | 0  | 0  | 0      | 0  | 0  | 0      | 0  | 0  | 1  | 0  | 0       | 0       | 0       | 0       | 0       | 0       |
| 1 | 0 | 0 | 1 | 0  | 0  | 0      | 0  | 0  | 0      | 0  | 0  | 0  | 1  | 0       | 0       | 0       | 0       | 0       | 0       |
| 1 | 0 | 1 | 0 | 0  | 0  | 0      | 0  | 0  | 0      | 0  | 0  | 0  | 0  | 1       | 0       | 0       | 0       | 0       | 0       |
| 1 | 0 | 1 | 1 | 0  | 0  | 0      | 0  | 0  | 0      | 0  | 0  | 0  | 0  | 0       | 1       | 0       | 0       | 0       | 0       |
| 1 | 1 | 0 | 0 | 0  | 0  | 0      | 0  | 0  | 0      | 0  | 0  | 0  | 0  | 0       | 0       | 1       | 0       | 0       | 0       |
| 1 | 1 | 0 | 1 | 0  | 0  | 0      | 0  | 0  | 0      | 0  | 0  | 0  | 0  | 0       | 0       | 0       | 1       | 0       | 0       |
| 1 | 1 | 1 | 0 | 0  | 0  | 0      | 0  | 0  | 0      | 0  | 0  | 0  | 0  | 0       | 0       | 0       | 0       | 1       | 0       |
| 1 | 1 | 1 | 1 | 0  | 0  | 0      | 0  | 0  | 0      | 0  | 0  | 0  | 0  | 0       | 0       | 0       | 0       | 0       | 1       |

## Full adder using 3x8 decoder:



$$S(x, y, z) = \Sigma(1, 2, 4, 7)$$

$$C(x, y, z) = \Sigma(3, 5, 6, 7)$$

## Implement the full subtractor using decoder:

| А | В | Bin | D | Bout |  |
|---|---|-----|---|------|--|
| 0 | 0 | 0   | 0 | 0    |  |
| 0 | 0 | 1   | 1 | 1    |  |
| 0 | 1 | 0   | 1 | 1    |  |
| 0 | 1 | 1   | 0 | 1    |  |
| 1 | 0 | 0   | 1 | 0    |  |
| 1 | 0 | 1   | 0 | 0    |  |
| 1 | 1 | 0   | 0 | 0    |  |
| 1 | 1 | 1   | 1 | 1    |  |

From the truth table  $D=\sum_m(1,2,4,7)$ Bout= $\sum_m(1,2,3,7)$ 



1. Implement the multiple output function using decoder ,F1(A,B,C)= $\sum_{m}$ (1,4,5,7),F2(A,B,C)= $\sum_{\prod M}$ (2,3,6,7)



## BCD to seven segment Decoder:

• A block diagram of BCD to seven segment decoder with four inputs (A,B,C,D) and seven outputs (a,b,c,d,e,f,g),corresponding seven segment of a display.







From the above truth table minterms of outputs are,

$$a = \sum_{m} (0,2.3,5,6,7,8,9) + \sum_{d} (10,11,12,13,14,15)$$

$$b = \sum_{m} (0,1,2,3,4,7,8,9) + \sum_{d} (10,11,12,13,14,15)$$

$$c=\sum_{m}(0,1,3,4,5,6,7,8,9)+\sum_{d}(10,11,12,13,14,15)$$

$$d=\sum_{m}(0,2.3,5,6,8,9)+\sum_{d}(10,11,12,13,14,15)$$

$$e=\sum_{m}(0,2,6,8)+\sum_{d}(10,11,12,13,14,15)$$

$$f = \sum_{m} (0,4,5,6,8,9) + \sum_{d} (10,11,12,13,14,15)$$

$$g=\sum_{m}(2,3,4,5,6,8,9)+\sum_{d}(10,11,12,13,14,15)$$

| - | BCD I | NPUT |   |   | Seven Segment Output |   |   |   |   |   |   |  |
|---|-------|------|---|---|----------------------|---|---|---|---|---|---|--|
| - | A     | В    | C | D | a                    | b | c | d | e | f | g |  |
| 0 | 0     | 0    | 0 | 0 | 1                    | 1 | 1 | 1 | 1 | 1 | 0 |  |
| 1 | 0     | 0    | 0 | 1 | 0                    | 1 | 1 | 0 | 0 | 0 | 0 |  |
| 2 | 0     | 0    | 1 | 0 | 1                    | 1 | 0 | 1 | 1 | 0 | 1 |  |
| 3 | 0     | 0    | 1 | 1 | 1                    | 1 | 1 | 1 | 0 | 0 | 1 |  |
| 4 | 0     | 1    | 0 | 0 | 0                    | 1 | 1 | 0 | 0 | 1 | 1 |  |
| 5 | 0     | 1    | 0 | 1 | 1                    | 0 | 1 | 1 | 0 | 1 | 1 |  |
| 6 | 0     | 1    | 1 | 0 | 1                    | 0 | 1 | 1 | 1 | 1 | 1 |  |
| 7 | 0     | 1    | 1 | 1 | 1                    | 1 | 1 | 0 | 0 | 0 | 0 |  |
| 8 | 1     | 0    | 0 | 0 | 1                    | 1 | 1 | 1 | 1 | 1 | 1 |  |
| 9 | 1     | 0    | 0 | 1 | 1                    | 1 | 1 | 1 | 0 | 1 | 1 |  |

#### K map for a



#### Logic Diagram of BCD to 7 segment Decoder:



## Applications of decoder:

- It is used in a counter systems
- They are used in a analog- to- digital converter
- Decoder output can be used to drive the display systems.

## **Encoder**

• An **Encoder** is a combinational circuit that performs the reverse operation of Decoder. It has maximum of 2<sup>n</sup> input lines and 'n' output lines. It will produce a binary code equivalent to the input, which is active High. Therefore, the encoder encodes 2<sup>n</sup> input lines with 'n' bits.



## 4 x 2 Encoder Truth table

• At any time, only one of these 4 inputs can be '1' in order to get the respective binary code at the output.

|           | Inp | Out       | puts      |    |   |
|-----------|-----|-----------|-----------|----|---|
| <b>Y3</b> | Y2  | <b>Y1</b> | <b>A1</b> | Α0 |   |
| 0         | 0   | 0         | 1         | 0  | 0 |
| 0         | 0   | 1         | 0         | 0  | 1 |
| 0         | 1   | 0         | 0         | 1  | 0 |
| 1         | 0   | 0         | 0         | 1  | 1 |

## 4 x 2 Encoder logic diagram

The **circuit diagram** of 4 to 2 encoder is



## Octal to Binary Encoder(8 to 3 line encoder)

• Octal to binary Encoder has eight inputs,  $Y_7$  to  $Y_0$  and three outputs  $A_2$ ,  $A_1$  &  $A_0$ . Octal to binary encoder is nothing but 8 to 3 encoder.



## Octal to Binary Encoder Truth table

|                |                       | Outputs        |                |                |                |                |                |                |       |                |
|----------------|-----------------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|-------|----------------|
| Y <sub>7</sub> | <b>Y</b> <sub>6</sub> | Y <sub>5</sub> | Y <sub>4</sub> | Y <sub>3</sub> | Y <sub>2</sub> | Y <sub>1</sub> | Y <sub>0</sub> | A <sub>2</sub> | $A_1$ | A <sub>0</sub> |
| 0              | 0                     | 0              | 0              | 0              | 0              | 0              | 1              | 0              | 0     | 0              |
| 0              | 0                     | 0              | 0              | 0              | 0              | 1              | 0              | 0              | 0     | 1              |
| 0              | 0                     | 0              | 0              | 0              | 1              | 0              | 0              | 0              | 1     | 0              |
| 0              | 0                     | 0              | 0              | 1              | 0              | 0              | 0              | 0              | 1     | 1              |
| 0              | 0                     | 0              | 1              | 0              | 0              | 0              | 0              | 1              | 0     | 0              |
| 0              | 0                     | 1              | 0              | 0              | 0              | 0              | 0              | 1              | 0     | 1              |
| 0              | 1                     | 0              | 0              | 0              | 0              | 0              | 0              | 1              | 1     | 0              |
| 1              | 0                     | 0              | 0              | 0              | 0              | 0              | 0              | 1              | 1     | 1              |

# Octal to Binary Encoder logic expression and diagram



## **Drawbacks of Encoder**

- There is an ambiguity, when all outputs of encoder are equal to zero. Because, it could be the code corresponding to the inputs, when only least significant input is one or when all inputs are zero.
- If more than one input is active High, then the encoder produces an output, which may not be the correct code. For example, if both  $Y_3$  and  $Y_6$  are '1', then the encoder produces 111 at the output. This is neither equivalent code corresponding to  $Y_3$ , when it is '1' nor the equivalent code corresponding to  $Y_6$ , when it is '1'.
- So, to overcome these difficulties, we should assign priorities to each input of encoder. Then, the output of encoder will be the binary code corresponding to the active High inputs, which has higher priority. This encoder is called as **priority encoder**.

## **Priority Encoder**

- A 4 to 2 priority encoder has four inputs Y3, Y2, Y1 & Y0 and two outputs A1 & A0. Here, the input, Y3 has the highest priority, whereas the input, Y0 has the lowest priority. In this case, even if more than one input is '1' at the same time, the output will be the binary code corresponding to the input, which is having higher priority.
- We considered one more output, V in order to know, whether the code available at outputs is valid or not.
- If at least one input of the encoder is '1', then the code available at outputs is a valid one. In this case, the output, V will be equal to 1.
- If all the inputs of encoder are '0', then the code available at outputs is not a valid one. In this case, the output, V will be equal to 0.

| INPUTS   |              | OUTPUTS |         |    |    |   |
|----------|--------------|---------|---------|----|----|---|
| Y3(HIGH) | Y2 Y1 Y0(LOW |         | Y0(LOW) | A1 | A0 | V |
| 0        | 0            | 0       | 0       | X  | X  | 0 |
| 0        | 0            | 0       | 1       | 0  | 0  | 1 |
| 0        | 0            | 1       | 0       | 0  | 1  | 1 |
| 0        | 0            | 1       | 1       | 0  | 1  | 1 |
| 0        | 1            | 0       | 0       | 1  | 0  | 1 |
| 0        | 1            | 0       | 1       | 1  | 0  | 1 |
| 0        | 1            | 1       | 0       | 1  | 0  | 1 |
| 0        | 1            | 1       | 1       | 1  | 0  | 1 |
| 1        | 0            | 0       | 0       | 1  | 1  | 1 |
| 1        | 0            | 0       | 1       | 1  | 1  | 1 |
| 1        | 0            | 1       | 0       | 1  | 1  | 1 |
| 1        | 0            | 1       | 1       | 1  | 1  | 1 |
| 1        | 1            | 0       | 0       | 1  | 1  | 1 |
| 1        | 1            | 0       | 1       | 1  | 1  | 1 |
| 1        | 1            | 1       | 0       | 1  | 1  | 1 |
| 1        | 1            | 1       | 1       | 1  | 1  | 1 |

For Ex..Y3=Y2=Y1=Y0=0 indicates that no priority is assigned .Hence V=0

If V=1 Priority is assigned to any one of input for Ex..
Y3=Y2=Y0=0 and Y1=1, it indicates priority assigned to Y1 hence A1A0=01 and V=1



$$A_1 = Y_3 + Y_2$$

 $A_0=Y3+Y2^{\prime}Y1$ 

$$V=Y_3+Y_2+Y_1+Y_0$$

## **Priority Encoder circuit diagram**

