

# Implementation of Three and Four Stage Pipelining MIPS

-by Abhinav Kumar Ray

Bachelor of technology in Computer Science

Indian Institute of Technology, Goa Near ITI College, Farmagudi, Ponda Goa – 403401

Project started on 9<sup>th</sup> November 2019.

# **Abstract**

**Vivado** (Integrated **S**ynthesis **E**nvironment) is a software tool produced by Xilinx for synthesis and analysis of HDL designs, enabling the developer to synthesize ("compile") their designs, perform timing analysis, examine RTL diagrams, simulate a design's reaction to different stimuli, and configure the target device with the programmer. Here, we try to perform three and four stage MIPS pipelined data path and analyse it accordingly.

### Part A

The steps to implement the three stage pipeline are mentioned below.

- Increment the program counter in PC.v file
- IF\_ID.v file implements the IF/ID stage. It has one register which takes instruction as input and stores.
- Update ID\_EXEstage file. It has 6 output registers
- Instantiate every module in pipelined 3stage.v file and make appropriate connections.
- Hard code the memory.v file.
- Create a testbench.v file for simulation of our design.

**Assumption:** max\_dsp is set to 0.

Simulating in Vivaldo, we get the following timing diagram. (Note: See the output sequence)



The following report utilization was obtained after synthesis of the design.



• Area is measured as quantity directly proportional to number of Slice LUTs. Here there are 1398 slices.

From the Report Timing Summary after synthesis, we conclude following: -

- Max Setup Total Delay 17.896 ns
- Min Setup Total Delay 17.068 ns (Assumption- 10<sup>th</sup> path was considered to report minimum time)

After Implementing the design, we get the following utilization and timing: -



• Max Setup total delay – 28.025 ns

#### Part B

The steps to implement the four-stage pipeline are mentioned below.

- Increment the program counter in PC.v file
- IF\_ID.v file implements the IF/ID stage. It has one register which takes instruction as input and stores.
- Update ID\_EXEstage file. It has 6 output registers
- Update the EXE WBstage.v file. It has 2 output registers.
- Instantiate every module in pipelined\_4stage.v file and make appropriate connections.
- Hard code the memory.v file. Also add NOPs wherever there is dependency between consecutive instructions.
- Create a testbench.v file for simulation of our design.

The simulation results are shown below-





(Note: Note the sequence of results obtained.)

Also, we observe 00000000 in between the sequence. These represent execution of NOP instructions.

The following report utilization was obtained after synthesis of the design.

| Name 1                     | Slice LUTs<br>(48000) | Slice Registers<br>(96000) | F7<br>Muxes<br>(32000) | F8<br>Muxes<br>(16000) | Bonded IOB<br>(338) | BUFGCTRL<br>(32) |
|----------------------------|-----------------------|----------------------------|------------------------|------------------------|---------------------|------------------|
| N pipelined_regfile_4stage | 1332                  | 1165                       | 193                    | 64                     | 34                  | 1                |

The timing summary reported after synthesis is: -

Max total delay – 14.465 ns

After implementation, the report utilization is: -



The timing summary is: -

• Max total setup delay – 23.242 ns

## **Observations**

- There is difference between synthesis and implementation. Synthesis converts the RTL code to the netlist. Implementation tool takes this netlist as input and does optimization, placement and routing.
- The implementation reports less area in terms of Slice LUTs than synthesis. Reasoning becomes trivial from the first point.
- Also, implementation takes more time than synthesizing the same code.
- 3 Stage pipelined datapath takes more Slice LUTs than 4 stage pipelined datapath.
- 4 Stage pipelined datapath has a lower max total delay time than 3 staged pipelined datapath.
- Codes are uploaded on <a href="https://github.com/abhinav9936/CS341lab/">https://github.com/abhinav9936/CS341lab/</a>

#### Question still unanswered?

- Why 3 stage pipelined datapath takes more slice LUTs than 4 stage pipelined datapath?
- Why 4 stage pipelined datapath takes less total delay time than 3 stage pipelined datapath?