## **GEN6 VIP DEVELOPMENT**

# **Gen6 VIP structure:**



# **CODING STRUCTURE:**

Configuration space and enumeration process through APB:

- 1) PCIe Agents:
  - RC & EP agents :for accessing configuration space from both EP and RC side
  - RC APB Agent:
  - APB SRAM1 -> APB SRAM RTL
  - 1) Hierarchy: RC\_APB\_TEST -> RC\_APB\_AGENT -> RC\_APB\_ENV -> RC\_APB\_AGENT -> RC\_APB\_DRV & RC\_APB\_SQR
  - 2) RC\_APB\_SEQ\_LIB: Sequences are defined for enumeration process which comprises of different memory based txns as follows:
- rc\_apb\_seq

- rc\_apb\_wr\_rd\_seq
- rc apb wr seq
- rc\_apb\_rd\_seq
- rc\_apb\_wr\_rd\_spec\_seq
- rc\_apb\_rd\_wr\_seq
- rc\_apb\_wr\_error\_seq
- rc\_apb\_rd\_error\_seq
- rc\_apb\_n\_wr\_n\_rd\_seq
- rc\_apb\_wr\_rd\_byte\_seq
  - 3) Apb1\_top
  - 4) RC\_APB\_TEST\_LIB1 -> It Consist of following tests
    - rc\_apb\_test rc\_apb\_wr\_rd\_test
    - rc\_apb\_wr\_test
    - rc\_apb\_rd\_test rc\_apb\_wr\_rd\_spec\_test
    - rc\_apb\_rd\_wr\_test
    - rc\_apb\_wr\_error\_test
    - rc\_apb\_rd\_error\_test
    - rc\_apb\_n\_wr\_n\_rd\_test
    - rc\_apb\_wr\_rd\_byte\_test
  - 5) RC\_APB\_ENV:
  - RC\_APB\_AGENT is instance inside this class currently
  - 6) RC APB AGENT:
  - RC APB SQR & RC APB DRV are present inside rc agent currently
  - 7) RC\_APB\_SQR
  - 8) RC APB DRV:
  - For enumeration process, sending configuration txn via APB signals from the sequencer and driving to APB1 slave
  - This is done through apb\_intf1(RC\_APB\_INTF)
  - Here its just getting the vif handle from top and driving apb signals for enumeration process
  - 9) Coverage and assertion class is separately implemented
  - 10) RC side SBD is also implemented which is comparing expected and actual APB transaction

#### **EP APB Agent:**

- Hierarchy: EP\_APB\_ENV -> EP\_APB\_AGENT -> EP\_APB\_DRV & EP\_APB\_SQR
- APB SRAM2 -> APB SRAM RTL
- 2) Hierarchy: EP\_APB\_TEST -> EP\_APB\_AGENT -> EP\_APB\_ENV -> EP\_APB\_AGENT -> EP\_APB\_DRV & EP\_APB\_SQR
- 3) EP\_APB\_SEQ\_LIB: Sequences are defined for enumeration process which comprises of different memory based txns similar to RC APB
- 4) Apb2 top
- 5) EP\_APB\_TEST\_LIB1 -> It Consist of tests similar to RC side
- 6) EP APB ENV:
- EP APB AGENT is instance inside this class currently
- 7) EP APB AGENT:
- EP\_APB\_SQR & EP\_APB\_DRV are present inside rc agent currently
- 8) EP APB SQR
- 9) RC\_APB\_DRV:
- For enumeration process, sending configuration txn via APB signals from the sequencer and driving to APB1 slave
- This is done through apb\_intf1(RC\_APB\_INTF)
- Here its just getting the vif handle from top and driving apb signals for enumeration process
- 10)Coverage and assertion class is separately implemented
- 11)SBD implemented similar to RC side, to compare expected and actual data

-----

# **ACTUAL ENV & DATA FLOW:**

1) DEVICE AGENT(DIRECTORY) -> PCIe agent(TX LAYER RC AGENT)

- -> It comprises of DeviceA and DeviceB agent. It comprises of the following class separately for TL, DL and PL layer which are as follows:
- -> It consist of following instances:
- a) TX LAYER SEQUENCER TL RC SEQUENCER
- b) TX LAYER RC DRIVER TL RC DRIVER
- c) TX\_LAYER\_RC\_MONITOR TL\_RC\_MONITOR

PCIe\_agent consist of the following sub-agents:

- TI layer rc agent -> Here tl rc driver is connected with tl rc monitor
- DI layer rc agent -> Here dl rc driver is connected with dl rc monitor
- PI layer rc agent -> Here pl rc driver is connected with pl rc monitor
- TI layer EP agent -> Here tl rc driver is connected with tl rc monitor
- DL layer EP agent -> Here dl rc driver is connected with dl rc monitor
- PL layer EP agent -> Here pl rc driver is connected with pl rc monitor
- Pcie\_deviceA\_agent -> parameterized class with agent type passed as a parameter for differentiating RC & EP agents
- Pcie\_deviceB\_agent -> parameterized class with agent type passed as a parameter for differentiating RC & EP agents
- 2) **deviceA and deviceB** agents where all above RC and EP agents for all 3 layers are separately present
- 3) ENV(directory) -> pcie\_envrionment

It is the top most environment which comprises of **DeviceA and DeviceB** agent types, and scoreboard

- 4) In the **pcie scoreboard(TX\_layer\_scoreboard)**, the RC and EP TLPs and configuration completion packets are compared for mismatches
  - Here monitor ports from both tx and rx sides are connected to ep and rc ports in scoreboard separately which is implementing specific
  - TLP packets from TX and RX sides monitors are checked here in pcie scoreboard
  - Write\_rc and write\_ep function is implemented from both monitors of
  - In write function: 'TX\_layer\_sequence\_items' are passed signifying transaction layer TLP packets comparison in scoreboard
- 5) **TX\_layer\_sequencer:** parameterized sequencer used
- 6) **TX\_layer\_sequence:** class present but not implemented anything, NYI
- 7) TX\_layer\_sequence\_item:

- Here struct is defined for varios header types like config\_header\_field, mem\_header\_field, locked\_memory\_header\_field, io\_header\_field, message\_header\_field, atomicop\_3dw\_header\_field, atomicop\_4dw\_header\_field
- Here all header types are defined which consist of all fields as per header defined
- Different packet\_types are taken and are passed with some integers like:
  - 1) Config pkt
  - 2) Memory pkt
  - 3) lo packet
  - 4) Lock mem pkt
  - 5) Msg\_pkt
  - 6) 3dw\_ap\_pkt
  - 7) 4dw ap pkt
- Different tx are defined as per pkt\_type defined like message transactions are defined
- 3dw mem txs
- lo txn
- 4dw mem tx
- Msg tx(pkt type == 5)
- 3dw atomicop tx
- 4dw atomic op tx
- Post\_randomize function, several packets are created in TL layer which are transmitted to RX side
- Several constraints are implemented pertaining to several packet types which are implementing specific
- 8) **TL layer sequence**: Different TL layer sequences are already implemented
- 9) **TL\_TOP\_seq**: Includes all sequences for TL layer present in TL\_layer\_sequence directory
- 10) **RC\_USER\_DERIVED** -> callback class extended from PCIE\_RC\_DRV\_CALLBACK. Here pre and post driver is implemented, post driver is empty and corruption is seen in pre driver
  - Here we are corrupting various fields of TLP packet(mem, io and cfg packets) by passing some random numbers to various fields like format, type, first dw adn last dw byte enable, TC, attribute, TH, AT, etc
- 11) **PCIE\_RC\_DRV\_CALLBACK**: empty class with virtual functions implemented which are overriden in child class RC\_USER\_DERIVED
- 12) RC\_AGENT: A directory
  - TX\_LAYER\_RC\_DRIVER:

#### TX LAYER RC MONITOR:

- 1) Its top level monitor, which consist of virtual interface handles of RC side
- 2) The two handles are TL\_to\_DL\_RC\_interface(RC) for putting packets in scoreboard which are transmitted
- 3) DL\_to\_TL\_RC\_interface handle for capturing packets to sbd which are rcvd basically and are completion packets as implemented here
- 4) One analysis port is defined namingly item\_collected\_port\_rc\_side
- 5) Here 2 tasks are defined(rc\_side\_pkt\_collect & rc\_side\_cpl\_collect) for collecting packets which are transmitted and rcvd(completion) separately, and written using write function which are sent scoreboard for comparing actual and expected packets

### 13) EP AGENT: A directory

- TX\_LAYER\_EP\_DRIVER
- TX LAYER EP MONITOR:
  - 1)Its top level monitor, which consist of virtual interface handles of EP side
  - 2) The two handles are TL\_to\_DL\_EP\_interface(EP) for putting packets in scoreboard which are transmitted
  - 3) DL\_to\_TL\_EP\_interface handle for capturing packets to sbd which are rcvd basically and are completion packets as implemented here
  - 4) One analysis port is defined namingly item\_collected\_port\_ep\_side
  - 5) Here 2 tasks are defined(ep\_side\_pkt\_collect & ep\_side\_cpl\_collect) for collecting packets which are transmitted and rcvd(completion) separately, and written using write function which are sent scoreboard for comparing actual and expected packets

TL layer all implemented and checked in doc file, NOW DL\_LAYER, PL\_LAYER ENV -> pcie\_env -> DONE

### 14) TOP:

- Here all interfaces are instantiated from APB to every layer wise
- Both apb memory sram is instantiated for configuration transactions required during enumeration process

#### 15) TEST:

- TL TEST: A directory consisting of all TL layer tests already implemented
- pcie\_base\_test: Here both rc\_apb and ep\_apb is taken, pcie\_environment is taken and base test is created
- top test: All TL layer tests are included in this file

### 16) DL\_LAYER:

## 1) RC\_AGENT(DIRECTORY)

- DL\_layer\_RC\_monitor
- DL\_layer\_RC\_driver

## 2) EP\_AGENT (DIRECTORY)

- DL\_layer\_RC\_monitor
- DL\_layer\_RC\_driver
- 3) DL\_layer\_sequencer
- 4) DL\_layer\_sequence\_item
- 5) DL\_layer\_sequence
- 6) DL\_layer\_scoreboard
- **17) INTF**: It consist of all layer wise interfaces for TL, DL and PL for communication between all layers to and fro. All interfaces defined are as follows: Its description is code specific
  - TL\_to\_DL\_RC\_interface
  - TL to DL EP interface
  - PL to DL RC interface
  - PL to DL EP interface
  - PL\_T to PL\_R interface
  - PL R to PL T interface
  - DL to TL RC interface
  - DL to TL EP interface
  - DL\_to\_PL\_RC\_interface
  - DL\_to\_PL\_EP\_interface
- **18) Integrate file**: The top file for entire PCle env coded. All components developed are included here, including top file which is separtae file consisting of interface handles and design instantiation related stuffs, uvm\_pkg, macros, etc

Different enums are defined for various message types, prefix type, etc. Also crc generator is implemented which could generate both 16 and 32 bit CRC

- **19) PL\_LAYER**: Most items are not implemented or either empty functions consisting of simple uvm\_infos or displays, going forward will be planned and implemented accordingly
- 1) RC\_AGENT(DIRECTORY):

- PL\_layer\_RC\_monitor
- PL\_layer\_RC\_driver

### 2) EP\_AGENT(DIRECTORY):

- PL\_layer\_RC\_monitor
- PL layer RC driver
- 3) PL\_layer\_sequencer
- 4) PL\_layer\_sequence\_item
- 5) PL\_layer\_sequence
- 6) PL\_layer\_scoreboard

### 20) Test flow implementation:

Testname: pcie\_config\_n\_wr\_rd\_test

- Firstly LTSSM comes into picture but that is not implemented currently
- Then enumeration happens through APB for which normal APB SRAM is taken for now, and the configuration space needs to be updated targetting various registers, for BDF, etc. This is taken care here in curreny VIP development phase
- After that TLP packets are sent from TL layer once device is ready by enumeration
- Here from the test APB transactions are initiated both from RC and EP sides
- Parallelly TL/DL/PPL\_RC/EP sequences are fired in their respective agents sequencer from both sides, after the configuration transaction are initiated and device enumeration is done properly. Its proper device enumeration as several registers need to be implemented in configuration space which is NYI, which needs to be read and write usign configuration txns
- In the top, RC\_GOOD\_PKT is defined, the APB transactions initiated is controlled through this in the pcie config n wr rd sequence
- First the drivers of the respective slaves from both RC & EP sides are driving the APB transactions for enumeration process to initiate after the LTSSM
- After the APB write transactions are done from both sides, the prints basically shows the good packets carried by TX\_layer\_RC\_driver TX\_LAYER\_EP\_DRIVER also
- The TX\_layer\_RC\_monitor and TX\_layer\_EP\_monitor captures the good packet from the interface
- After the APB transactions are done, completions are sent from both RC and EP sides and that is captured by their respective monitors(TX\_layer\_RC\_monitor and TX\_layer\_EP\_monitor to check in scoreboard

- The registers in the congif space are written with data sent via configuration transactions
- In the TX\_layer\_scoreboard, RC to EP configuration packets and EP to RC completions packets are compared
- Both RC to EP and completions from EP to RC side actual adn expected packets are compared. Here RC to EP TLP packet is taken for which 'RC\_TLP\_pkt\_exp' and 'EP\_TLP\_pkt\_act' are compared
- For completions, EP to RC completions are compared in scoreboard for which actual packet is RC\_TLP\_comp\_act and expected one is EP\_TLP\_comp\_exp.
- Upon successfull comparison, the test passes