# Analog and Digital Electronics Lab (EC13203) IT-B1 Lab-4

# (Design of Half Subtractor and Full Subtractor by using Basic Gates/Universal Gate)

Dr. Anand Sharma
Assistant Professor
ECED, MNNIT Allahabad

## Half Subtractor

#### **Block Diagram**



**Truth Table** 

| Α | В | D | Bo |
|---|---|---|----|
| 0 | 0 | 0 | 0  |
| 0 | 1 | 1 | 1  |
| 1 | 0 | 1 | 0  |
| 1 | 1 | 0 | 0  |

#### Implementation with basic logic gates



#### Cont....

#### Implementation with Universal logic gates



### **Full Subtractor**

#### **Block Diagram**



#### Implementation with basic logic gates

#### **Truth Table**

| Α | В | С | D | ВО |
|---|---|---|---|----|
| 0 | 0 | 0 | 0 | 0  |
| 0 | 0 | 1 | 1 | 1  |
| 0 | 1 | 0 | 1 | 1  |
| 0 | 1 | 1 | 0 | 1  |
| 1 | 0 | 0 | 1 | 0  |
| 1 | 0 | 1 | 0 | 0  |
| 1 | 1 | 0 | 0 | 0  |
| 1 | 1 | 1 | 1 | 1  |



#### Cont....

#### Implementation with Universal logic gates



# 4-bit Adder



# Gate Level Diagram of 4-bit Adder

