4.1 .# Logic gates \_ NAND J. Griversal gete NORT NOT To BASIC gette Buffer - M - M F= x Buffer produces transfer fundom and does not produce any ingical operation. This clet is mainly Well for power complification of signal and is equivalent to two goverfor in Cascade. a que gets encept Buffer and Inventor have mulhple Inputs A F A RB T Do Not BASIC memory element
Bistable meeth vibrator \* Even No. of NOT GATE -> BMV. Toto 0 to 100 0 13tpl 3th 1 1) AMV \* ODD NO OF NOT GATE - AMV ii) sq wavegen in) Ring oscill-by The genorite square ware Have = 2 xn x tpd (V) clock generation Time pend = 20 tel. of = No of Inventor tpd = propagation delay of each Inventor

=> plo-Do-Do-J P.d = 25ns time penal of generated wiveform  $f_{\text{eng}} = \frac{1}{7} = \frac{2 \times 3 \times 25 \times 10^{-9} = 15005}{150} = \frac{109}{150} = 1.6 \text{ M/Hz}$ - Do- Do- Do- ZIII-The cercut is astable multivibrator # AND GATE -AND GATE - B & GOOD OF B - D Y=AB FD control garpest 0 - Disable Input (off is not change) \* AND GATE fallow -> Commulative & Associative law & DABC & DIDABC, B-D-BA A = D unessel 1/P

B = D unessel 1/P

power losse can be commelled to

power power pane of weel 1/P

proposed Best commet 7 yneurl Best Curret graput method





Do acton Perable 1/1 gente o - disable NAND fallows Commerciative But not associative of concern 1/p in NAND gate will function as. # NOR Gate -> OR Gete falloundby NOT A DO- 42 ARB Enable = 0 \* unusul IIP in NOR gate well function to OR gate. # EX-OR Gate: -B H P ABRAB for two Input A TB = 42/10 of The grown of enable (Bustin) of enable

4.6 => It ABABA - n tom. ABA = 6 = 0 95 nis even ABA = 1 = A It nis odd A 00 = A governe = A DI = A \* Ex-OR is Commulative and Associative \* Ex-Ol is Called odd i's dekdor because its of is I only when No: of I'm in the \* Ex-OK & also lessed in panity goverator or A A AD A AD TO FRE 0/P 5

St 10 Ex-OR geste is connected the 0/P 5 Same 11P p26 # #B+AB = C => EX-OR WEING WAND. =D= (A+AB) (B+AB) = AB+ AB AOB B H DO 4= ABIAB SA A=R 4. # EX-NOR -> equivalence or

4.7 o enable (gnumpn) i enable Buffer Ho # 9t is usul as equility detector, ALSO Known as Coincidence logic # EX-NOR is und even 1.0 detector O/p is I when No of I's in 1/p is even. \* EX-NOR follow Associative and Commulative law. AGAGA - - ontom => AGA= 1 = 1 % nis even. A OA = 6 = A of n is odd A00 = A → FOB = ABB → FOB = AOB A OB = A OB = A OB checker

\* used in panely generator / panely checker # ABB = FOB De ine complementy.

ABBC = AOBOC - In Inches ABBC = AOBOC = for those voneble # universal logic getes - NAND-NOR

Adv: \* In case of shortage of Any gets one may

un unwish gete

y converse gete may be produced in bulk so

as to reduce the cost Dis Adus larger No. of gate may be trequent occupying

\* larger No. of gate may be more space & larger No. of gete Sous down the speed of operation.

NO. OF NAND logic gate No. of NOR NOT AND OR Ex-OR En-No( => Bubbled Inputs. = Do B = A -B = A = J MIN. No of NAND Request 3 NAND -

 $e \rightarrow V$   $a \rightarrow b \rightarrow b \rightarrow b$   $a \rightarrow b \rightarrow b \rightarrow b$ # Implementation of Boslem fundom by NAND and NOR gete -AND-OR SOP - NAND - NAND -OR-AND POS -> NOR - NOR -> => F= AB + CD B=Do-LDo-C=Do-Do-AB DOZON =>
C DO FOR AND OR NAND- NAND => F= (P+8)(R+5) & = Dozon & Do NOR-NOR = No of gate in one 14 pin IC - vonlantype n-, No of Input, m= No of gate of vonlantype (n+1) xm +2=14 \* 2 1/P ExOR - 3xm+2=14 = m=4 # 3 UP NAND = 4xm12=14 = m=3 # 4 11P NOR = 5×m12=14 = m=2 \*5 /1P 02 = 6xm+2=14 = m=2