# Design of 8-bit Microcontroller in Verilog

Chunduri Sai Abhishek<sup>1</sup> and Kanta D S Vijaya Raghavendra<sup>2</sup>

 $^{1,2}$ Indian Institute of Space Science and Technology, Trivandrum  $^{1}$ chunduri.sc18b114@ug.iist.ac.in  $^{2}$ kanta.sc18b131@ug.iist.ac.in

July 19, 2020

## I. Introduction

RISC (Reduced Instruction Set Computer) is a design concept aimed at reducing the complexity of the instruction set, which in turn reduces the amount of space, cycle time, cost and other parameters considered during the design implementation. The advent of FPGA has allowed the implementation of the complex logical systems on FPGA. The aim of this project is to design the micro controller based on 8 bit RISC architecture using Verilog and implement it on FPGA Spartan 3E device. It takes into consideration very simple instruction set. The blocks in this micro controller are ALU, accumulator, Adders, MUX, registers and memories. It is **non-pipelined** and follows a **Harvard architecture** type memory (i.e. separate memories for program and data instructions).

# II. System being designed

The following diagram is the architecture of the microcontroller. The datapath is shown as black arrows, and control signals are red arrows.



Figure 1: Block diagram representation of various modules involved

The major building blocks of the architecture are Program counter, program memory, data memory, accumulator, status register Instruction register and data register .These blocks are supported by the functional units ALU, MUX1, MUX2, Adder. Control Logic is used to denote all control signals in the system.

The non-pipelined structure uses 3 clock cycles to complete each stage , the stages are:

- LOAD (initial state): load program to program memory, which takes 1 cycle per instruction loaded.
- **FETCH** (first cycle): fetch current instruction from program memory.
- **DECODE** (second cycle): decode instruction to generate control logic, read data memory for operand.
- **EXECUTE** (of the third cycle): execute the instructions.

# III. Description of I/O ports in each module

### III.I Program memory

The microcontroller has a  $256 \times 12$  bits of program memory that stores program instructions

- Enable port (1 bit, input, denoted as PMem.E): enable the device, i.e. if it is 1, then the entry specified by the address port will be read out, otherwise, nothing is read out.
- Address port (8 bit, input, denoted as PMem.Addr): specify which instruction entry is read out.
- Instruction port (12 bit, output, denoted as PMem.I): the instruction entry that is read out, connected to IR.
- Load enable port (1 bit, input, denoted as PMem.LE): enable the load, i.e. if it is 1, then the entry specified by the address port will be load with the value specified by the load instruction input port and the instruction port is supplied with the same value; otherwise, the entry specified by the address port will be read out from the instruction port, and the value of instruction load port is ignored.
- Load address port (8 bit, input, denoted as PMem.LA): specify which instruction entry is loaded.
- Load instruction port (12 bit, input, denoted as PMem.LI): the instruction that is loaded.

## III.II Registers

These functional units are used for different functionalities.

- **Program Counter** (8 bit, denoted as PC): contains the index of current executing instruction.
- Accumulator (8 bit, denoted as Acc): holds result and 1 operand of the arithmetic or logic calculation.
- Status Register (4 bit, denoted as SR): holds 4 status bit, i.e.
  - Z (zero flag, SR[3]): 1 if result is zero, 0 otherwise.
  - C (carry flag, SR[2]): 1 if carry is generated, 0 otherwise.
  - S (sign flag, SR[1]): 1 if result is negative (as two's complement), 0 otherwise.
    - O (overflow flag, SR[0]): 1 if result generates overflow, 0 otherwise.

- Instruction Register (12 bit, denoted as IR): contains the current executing instruction.
- Data Register (8 bit, denoted as DR): contains the operand read from data memory.

### III.III Data Memory

The microcontroller has a 16 x 8 bits data memory, denoted as DMem.

- Enable port (1 bit, input, denoted as DMem.E): enable the device, i.e. if it is 1 then the entry specified by the address port will be read out or written in otherwise nothing is read out or written in.
- Write enable port(1 bit, input, denoted as DMem.WE): enable the write, i.e. if it is 1, then the entry specified by the address port will be written with the value specified by the data input port and the data output port is supplied with the same value; otherwise, the entry specified by the address port will be read out data output port, and value of data input port is ignored.
- Address port (4 bit, input, denoted as DMem.Addr): specify which data entry is read out, connected to IR[3:0].
- Data input port (8 bit, input, denoted as DMem.DI): the value that is written in, connected to ALU.Out.
- Data output port (8 bit, output, denoted as DMem.DO): the data entry that is read out, connected to MUX2.

#### III.IV PC Adder

PC adder is used to add PC by 1,that is to move to the next instruction. This component is purely combinational. It has the following port.

- Adder input port (8 bit, input, denoted as Adder.In): connected to PC.
- Adder output port (8 bit, output, denoted as Adder.Out): connected to MUX1.In2.

#### III.V ALU

ALU is used to do the actual computation for the current instruction. This component is pure combinational. It has the following port.

• **ALU operand 1 port** (8 bit, input, denoted as ALU.Operand1): connected to Acc.

- **ALU operand 2 port** (8 bit, input, denoted as ALU.Operand2): connected to MUX2.Out.
- **ALU enable port** (1 bit, input, denoted as ALU.E): connected to control logic.
- **ALU mode port** (4 bit, input, denoted as ALU.Mode): connected to control logic.
- Current flags port (4 bit, input, denoted as ALU.CFlags): connected to SR. ALU output port (8 bit, output, denoted as ALU.Out): connected to DMem.DI. ALU flags port (4 bit, output, denoted as ALU.Flags): the Z (zero), C (carry), S (sign), O (overflow) bits, from MSB to LSB, connected to status register.

#### III.VI Control unit

Control signal is derived from the current state and current instruction. The control logic component is purely combinational. There are in total 12 control signals. The signals are listed as

- PC.E: enable port of program counter (PC)
- Acc.E: enable port of accumulator (Acc)
- SR.E: enable port of status register (SR)
- IR.E: enable port of instruction register (IR)
- DR.E: enable port of data register (DR)
- PMem.E: enable port of program memory (PMem)
- DMem.E: enable port of data memory (DMem)
- **DMem.WE**: write enable port of data memory (DMem)
- **ALU.E**: enable port of ALU
- ALU.Mode: mode selection port of ALU
- MUX1.Sel: selection port of MUX1
- MUX2.Sel: selection port of MUX2

### III.VII MUX

There are two different sets of MUXs used

MUX1: It is used to choose the source for updating PC

MUX2: It is used to choose the source for operand 2 of ALU.

The ports used are as follows:

- MUX1 input 1 port (8 bit, input, denoted as MUX1.In1): connected to IR [7:0].
- MUX1 input 2 port (8 bit, input, denoted as MUX1.In2): connected to Adder.Out.
- MUX1 selection port (1 bit, input, denoted as MUX1.Sel): connected to control logic.
- MUX1 output port (8 bit, output, denoted as MUX1.Out): connected to PC.
- MUX2 input 1 port (8 bit, input, denoted as MUX2.In1): connected to IR [7:0].
- MUX2 input 2 port (8 bit, input, denoted as MUX2.In2): connected to DR.
- MUX2 selection port (1 bit, input, denoted as MUX2.Sel): connected to control logic.
- MUX2 output port (8 bit, output, denoted as MUX2.Out): connected to ALU.Operand2.

# IV. Verilog Code Modules

### IV.I ALU Module

```
'timescale 1ns / 1ps
4 module ALU(
5 input [7:0] Operand1, Operand2,
6 input E,
7 input [3:0] Mode,
8 input [3:0] CFlags,
9 output [7:0] Out,
output [3:0] Flags
12 // 4 Flag bits are Z (zero),
13 // C (carry), S (sign), O (overflow)
14 // in order from from MSB to LSB
     );
15
^{17} wire Z, S, O;
18 reg CarryOut;
19 reg [7:0] Out_ALU;
21 always @(*)
22 begin
23
24 case (Mode)
26 // Addition Mode//
28 4'b0000: {CarryOut,Out_ALU} = Operand1 + Operand2;
30 // Subtraction Mode //
32 4'b0001: begin Out_ALU = Operand1 - Operand2;
CarryOut = !Out\_ALU[7];
34 end
36 // Move value of accumilator to a memory //
4'b0010: Out\_ALU = Operand1;
40 // Move value of memory entry to accumilator and Moving
     immediate number to accumilator //
42 \text{ 4'b0011: Out\_ALU = Operand2;}
44 // Logic Gate Operations between memory entries and accumilator
45 // (all are bitwise operations) //
47 4' b0100: Out_ALU = Operand1 & Operand2; // AND Gate //
48 4'b0101: Out_ALU = Operand1 | Operand2; // OR Gate //
```

```
49 4'b0110: Out_ALU = Operand1 ^ Operand2; // XOR Gate //
50
51
52
  // Subtract Memory entry by accumilator //
54
55 4'b0111: begin
56 Out_ALU = Operand2 - Operand1;
57 CarryOut = !Out_ALU[7];
58 end
59
60
     ************ Shift Micro-operations ********//
61
62
63
  // Left Shift (Circular) //
^{66} 4'b1010: Out_ALU = (Operand2 << Operand1[2:0]) | (Operand2 >>
      Operand [2:0];
68 // Right Shift (Circular) //
70 4'b1011: Out_ALU = (Operand2 >> Operand1 [2:0]) | (Operand2 <<
      Operand1[2:0]);
71
72 // Logical Left Shift //
74 4'b1100: Out_ALU = Operand2 << Operand1 [2:0];
76 // Logical Right Shift //
78 4'b1101: Out_ALU = Operand2 >> Operand1 [2:0];
80 // Aruthmetic Shift //
82 4'b1110: Out_ALU = Operand2 >>> Operand1 [2:0];
83
84
                      *************//
86
88 // 2's complement generation //
90 4'b1111: begin
91 Out_ALU = 8'h0 - Operand2;
92 CarryOut = !Out_ALU[7];
93 end
94
97 default: Out_ALU = Operand2;
98 endcase
99 end
100
101
```

#### IV.II Adder and MUX Modules

```
i 'timescale 1ns / 1ps

module adder
( input [7:0] In,
output [7:0] Out
);

assign Out = In + 1;
endmodule

module MUX1( input [7:0] In1, In2,
input Sel,
output [7:0] Out
);
assign Out = (Sel==1)? In1: In2;
endmodule
```

# IV.III Data Memory Module

```
1 'timescale 1ns / 1ps
з module DMem(
4
    input clk,
                                 // Clock //
      input E,
                               //Enable Port//
                             //Write Enable//
      input WE,
6
      input [3:0] Addr,
                             //Address Port //
                              //Data In//
      input [7:0] DI,
      output [7:0] DO
                            //Data Out//
      );
reg [7:0] data_mem [255:0];
14 always@(posedge clk)
15 begin
17 if((E==1) \&\& (WE ==1)) // If Enable port and Write Enable
     ports are high, then accept data as input //
_{18} data_mem[Addr] \ll DI;
```

```
end
20
21 assign DO = (E ==1)? data_mem[Addr]:0; //If Enable port is high
22 make data available to output, else data out = zero //
23 endmodule
```

### IV.IV Program Memory Module

```
'timescale 1ns / 1ps
з module PMem(
                                    //Clock//
4
      input clk,
      input E,
                                 //Enable Port//
                                   //Address Port//
      input [7:0] Addr,
6
      output [11:0] I,
                                     // Instruction Port//
                                 // Load Enable Port //
      input LE,
      input [7:0] LA,
                                  // Load Address Port//
      input [11:0] LI
                                   // Load Instruction Port//
11
12
13
reg [11:0] Prog_Mem[255:0];
always @(posedge clk)
17 begin
if (LE = 1) begin
19 // When Load Enable port is high, copy instructions into Program
      Memory Register //
20
21 \operatorname{Prog\_Mem}[LA] \iff LI;
22 end
23 end
assign I = (E == 1) ? Prog_Mem[Addr]: 0 ;
26 // When Enable is high, make instruction port to store porgram
     memory address, else it stores 'zero' //
28 endmodule
```

#### IV.V Control Unit Module

```
'timescale 1ns / 1ps
3 module Control_logic (
                    // Tells whether to LOAD or Fetch or
4 input [1:0] stage,
     Decode or Execute //
6 input [11:0] IR, // Instruction Register //
8 input [3:0] SR,
                    //Status Register //
output reg PC_E, Acc_E, SR_E, IR_E, DR_E, PMem_E, PMem_LE, DMem_E,
     DMem.WE, ALU.E, MUX1_Sel, MUX2_Sel, // Enable signals //
output reg [3:0] ALU_Mode // ALU_Output_Mode//
   );
14
parameter LOAD = 2'b00, FETCH = 2'b01, DECODE = 2'b10, EXECUTE =
     2'b11;
17
18
19 // Set all enable signals initially to 'zero' //
21 always @(*)
22 begin
PMem_LE = 0;
PC_{-}E = 0;
Acc_E = 0;
SR_E = 0;
_{28} IR_{-}E = 0;
29 DR_E = 0;
30 PMem_E = 0;
DMem_E = 0;
32 \text{ DMem_WE} = 0;
33 ALU= 0;
34 \text{ ALU\_Mode} = 4 \text{ 'd0};
^{35} MUX1_Sel = 0;
MUX2\_Sel = 0;
37
if (stage = LOAD)
40 begin
^{41} PMem_LE = 1;
^{42} PMem_E = 1;
43 end
44
47 else if (stage== FETCH ) begin
_{48} IR_E = 1;
^{49} PMem_E = 1;
50 end
```

```
******* DECODE INSTRUCTIONS ***********/
else if (stage = DECODE)
55 begin
56
_{57} // IF IR MSB bits are '001' then enable data registers and data
     memory //
if (IR[11:9] == 3'b001)
60 begin
DR_{-}E = 1;
62 \text{ DMem} \cdot \text{E} = 1;
63 end
64
65 else
66 begin
67 \text{ DR} = 0;
68 \text{ DMem} \cdot \text{E} = 0;
69 end
70
71 end
72
73 /************** EXECUTE INSTRUCTIONS **************/
75 else if (stage== EXECUTE)
76 begin
78 if (IR[11]==1) begin // ALU I-type
79 PC_E = 1;
80 Acc_E = 1;
SR_E = 1;
82 \text{ ALU} = 1;
83 ALU_Mode = IR [10:8];
_{84} \text{ MUX1\_Sel} = 1;
85 MUX2\_Sel = 0;
86 end
87
88 else if (IR[10]==1) // JZ, JC, JS, JO
89 begin
90 PC_{-}E = 1;
91 MUX1\_Sel = SR[IR[9:8]];
93
94 else if (IR[9] = = 1)
95 begin
96 PC_E = 1;
97 \text{ Acc}_{-}E = IR [8];
98 SR_E = 1;
99 DMem.E = ! IR [8];
_{100} DMem.WE = !IR [8];
101 \text{ ALU} = 1;
_{102} ALU_Mode = IR [7:4];
103 \text{ MUX1\_Sel} = 1;
_{104} \text{ MUX2\_Sel} = 1;
```

```
105 end
106
_{107} else if (IR[8] = = 0)
108 begin
_{109} \text{ PC\_E} = 1;
110 \text{ MUX1\_Sel} = 1;
111 end
113 else
114 begin
PC_{-}E = 1;
_{116} \text{ MUX1\_Sel} = 0;
117 end
118 end
119
120 end
121 endmodule
```

## IV.VI Microcontroller Top Module

```
'timescale 1ns / 1ps
3
5 module MicroController(input clk, rst
6
    parameter LOAD = 2'b00, FETCH = 2'b01, DECODE = 2'b10, EXECUTE
     = 2'b11;
    reg [1:0] current_state, next_state;
    reg [11:0] program_mem [9:0];
    reg load_done;
10
    reg [7:0] load_addr;
11
    wire [11:0] load_instr;
12
    reg [7:0] PC, DR, Acc;
   reg [11:0] IR;
14
   reg [3:0] SR;
15
   wire PC_E, Acc_E, SR_E, DR_E, IR_E;
   reg PC_clr, Acc_clr, SR_clr, DR_clr, IR_clr;
17
   wire [7:0] PC_updated, DR_updated;
   wire [11:0] IR_updated;
   wire [3:0] SR_updated;
   wire PMem_E, DMem_WE, ALU_E, PMem_LE, MUX1_Sel, MUX2_Sel;
21
   wire [3:0] ALU_Mode;
   wire [7:0] Adder_Out;
   wire [7:0] ALU_Out, ALU_Oper2;
   // LOAD instruction memory
   initial
27
   $readmemb("program_mem.dat", program_mem,0,9);
31
   // ALU
  ALU ALU_unit( .Operand1(Acc),
  . Operand2 (ALU_Oper2),
```

```
.E(ALU_E),
35
36
      . Mode (ALU_Mode),
      . CFlags(SR),
37
         . Out (ALU_Out),
38
         .Flags(SR_updated) // the Z (zero), C (carry), S (sign),O
      (overflow) bits, from MSB to LSB, connected to status
      register
    );
40
41
   // MUX2
42
   MUX1 MUX2\_unit( .In2(IR[7:0]), .In1(DR),
43
     . Sel (MUX2_Sel),
44
45
     . Out (ALU_Oper2)
       );
46
47
   // Data Memory
48
   DMem\_unit ( \ .clk(clk),
49
     .E(DMem_E), // Enable port
50
     .WE(DMem_WE), // Write enable port
51
     . Addr(IR[3:0]) , // Address port . DI(ALU\_Out) , // Data input port
53
     .DO(DR_updated) // Data output port
54
       );
   // Program memory
57
   PMem PMem_unit( .clk(clk),
58
     .E(PMem_E), // Enable port
59
     .Addr(PC), // Address port
60
     .I(IR_updated), // Instruction port
61
    // 3 special ports are used to load program to the memory
62
     .LE(PMem_LE), // Load enable port
63
     .LA(load_addr), // Load address port
64
     .LI(load_instr)//Load instruction port
65
     );
66
   // PC Adder
68
   adder PC_Adder_unit ( .In (PC),
69
      . Out (Adder_Out)
70
      );
71
72
  // MUX1
   MUX1 MUX1\_unit( .In2(IR[7:0]), .In1(Adder\_Out),
74
     . Sel (MUX1_Sel).
75
     . Out (PC_updated)
76
       );
77
   // Control logic
79
   Control_logic Control_Logic_Unit ( .stage (current_state),
80
     .IR(IR),
81
     .SR(SR),
82
     .PC_{-}E(PC_{-}E),
83
     . Acc_{-E}(Acc_{-E}),
84
     .SR_E(SR_E),
85
     .IR_{-}E(IR_{-}E),
86
     .DR_E(DR_E),
87
```

```
.PMem_E(PMem_E),
88
      .DMem_E(DMem_E),
89
      .DMem_WE(DMem_WE),
      .ALU_{-}E(ALU_{-}E),
91
      .MUX1\_Sel(MUX1\_Sel),
92
      .MUX2\_Sel(MUX2\_Sel),
93
      .PMem_LE(PMem_LE),
      . ALU_Mode (ALU_Mode)
95
        );
96
97
98
    // LOAD
100
    always @(posedge clk)
    begin
101
    if(rst==1) begin
    load_addr \le 0;
    load\_done \le 1'b0;
104
    end
    else if (PMem_LE==1)
106
    begin
107
    load_addr \le load_addr + 8'd1;
108
    if(load_addr == 8'd9)
    begin
    load_addr \le 8'd0;
    load_done <= 1'b1;</pre>
112
    end
113
    else
114
115
    load\_done \le 1'b0;
116
    end
117
    end
118
    end
119
    assign load_instr = program_mem[load_addr];
121
    // next state
    always @(posedge clk)
    begin
    if (rst == 1)
125
    current_state <= LOAD;</pre>
    else
127
    current_state <= next_state;</pre>
    end
    always @(*)
130
    begin
131
    PC_{-}clr = 0;
132
    Acc_clr = 0;
133
    SR_{clr} = 0;
134
    DR_{-}clr = 0;
135
    IR_{-}clr = 0;
136
    case ( current_state )
    LOAD: begin
138
    if (load_done==1) begin
    next_state = FETCH;
140
    PC_{clr} = 1;
141
    Acc_clr = 1;
142
```

```
SR_{-}clr = 1;
144
    DR_{-}clr = 1;
    IR_{-}clr = 1;
    end
146
    else
    next_state = LOAD;
148
149
    end
   FETCH: begin
    next_state = DECODE;
151
    end
   DECODE: begin
153
    next_state = EXECUTE;
155
   EXECUTE: begin
    next_state = FETCH;
157
    end
    endcase
159
    end
161
    // 3 programmer visible registers
162
163
    always @(posedge clk)
    begin
165
    if (rst == 1)
166
    begin
167
   PC \le 8'd0;
    Acc \ll 8'd0;
    SR <= 4'd0;
170
    end
    else
172
    begin
173
    if(PC\_E==1'd1)
174
   PC <= PC_updated;
   else if (PC_clr==1)
176
   PC \le 8'd0;
    if(Acc_E=1'd1)
178
    Acc <= ALU_Out;
    else if (Acc_clr==1)
    Acc \ll 8'd0;
    if (SR_E = 1'd1)
182
    SR <= SR_updated;
    else if (SR_clr==1)
    SR \le 4'd0;
185
    end
186
    end
187
    // 2 programmer invisible registers
189
190
    always @(posedge clk)
191
    begin
    if(DR_E=1'd1)
193
   DR <= DR_updated;
    else if (DR_clr==1)
195
   DR <= 8'd0;
196
   if(IR_E==1'd1)
```

```
IR <= IR_updated;

else if (IR_clr==1)

IR <= 12'd0;

end

end

end

end

material in the second of the second of
```

# V. Verilog Testbench

### V.I Testbench

```
module MCU_tb;
4 // Verilog project: Verilog code for microcontroller
5 // Inputs
7 reg clk;
8 reg rst;
_{\rm 10} // Instantiate the Unit Under Test (UUT)
11 MicroController uut (
12 . clk (clk),
13 \cdot rst(rst)
14 );
17 initial begin
18 // Initialize Inputs
19 \text{ rst} = 1;
_{21} // Wait 100 ns for global reset to finish
22 #100;
rst = 0;
24 end
26 initial begin
clk = 0;
forever #10 clk = ~clk;
29 end
31 endmodule
```

# V.I Test Programs [save them with name ("program\_mem.dat")]

#### V.I.I Test Program 1

### V.I.II Test Program 2

```
1 0000_0000_0000

2 1011_0000_0001

3 0010_0010_0000

4 0011_0000_0000

5 0010_0000_0000

6 0011_0001_0000

7 0010_0001_0000

8 0011_0111_0000

9 0010_0111_0000

10 0001_0000_1001
```

#### V.I.III Test Program 3

```
1 0000_0000_0000

2 1011_0000_0101

3 0010_0010_0000

4 0010_0010_0001

5 0010_0010_0010

6 1011_0000_0011

7 0010_0100_0000

8 0010_0101_0001

9 0010_0110_0010

10 0001_0000_1001
```

#### V.I.IV Test Program 4

```
1 0000_0000_0000

2 1011_0000_0101

3 1010_0000_0000

4 1000_0000_0111

5 1001_0000_0110

6 1111_0000_0111

7 1100_0000_011

8 1101_0000_0101

9 1110_0000_0011

10 0001_0000_1001
```

VI. Simulation Results

VI.I Outputs observed with Test Program 1



VI.II Outputs observed with Test Program 2



VI.III Outputs observed with Test Program 3



VI.IV Outputs observed with Test Program 4

|                   |              |                    |                | 100,999,992 ps |                 |                |                |                |           |
|-------------------|--------------|--------------------|----------------|----------------|-----------------|----------------|----------------|----------------|-----------|
| Name              | Value        |                    | sd 166,999,001 | 100,999,992 ps | sd \$66,666,001 | 100,999,994 ps | sd 566,999,001 | sd 966,996,001 | 100,999,9 |
| T.B. cik          | 1            |                    |                |                |                 |                |                |                |           |
| J. rst            | 0            |                    |                |                |                 |                |                |                |           |
| 🕨 📑 Operand1[7:0] | 00000010     |                    |                |                |                 | 00000110       |                |                |           |
| 🕨 📑 Operand2[7:0] | 00000000     |                    |                |                |                 | 00001001       |                |                |           |
| Flags[3:0]        | 0000         |                    |                |                |                 | 0000           |                |                |           |
| ■ Out_ALU[7:0]    | 00001111     |                    |                |                |                 | 00001111       |                |                |           |
| [0:2]IO 🚰 🔺       | 00001111     |                    |                |                |                 | 00001111       |                |                |           |
| [0:/]OG 🛂 🔺       | 00000000     |                    |                |                |                 | 00000000       |                |                |           |
| 🕨 📑 IR[11:0]      | 000100001000 |                    |                |                | 00              | 000100001001   |                |                |           |
| 🕨 📑 stage[1:0]    | 01           |                    |                |                |                 | 01             |                |                |           |
| 🕨 📲 SR[3:0]       | 0000         |                    |                |                |                 | 0000           |                |                |           |
| 🕨 📲 ALU_Mode[3:0] | 0000         |                    |                |                |                 | 0000           |                |                |           |
| V 📑 LOAD[1:0]     | 00           |                    |                |                |                 | 00             |                |                |           |
| FETCH[1:0]        | 01           |                    |                |                |                 | 01             |                |                |           |
| ► K DECODE[1:0]   | 10           |                    |                |                |                 | 10             |                |                |           |
|                   |              | X1: 100,999,992 ps | 2 ps           |                |                 |                |                |                |           |

# VII. Contribution of Team Members

| Description                          | Done by                |
|--------------------------------------|------------------------|
| Design of ALU Module                 | Abhishek               |
| Design of Adder and MUX Modules      | Raghavendra            |
| Design of Data Memory Module         | Abhishek               |
| Design of Program Memory Module      | Raghavendra            |
| Design of Control Signals Module     | Abhishek               |
| Design of Microcontroller Top Module | Abhishek               |
| Design of Testbench/Test Programs    | Raghavendra            |
| Debugging                            | Abhishek , Raghavendra |
| Verification and Simulation          | Abhishek , Raghavendra |
| Report Writing                       | Abhishek , Raghavendra |

# VIII. Project Files

 $\label{lem:matrix} \ \, \texttt{https://drive.google.com/drive/folders/1uhJenKx8uz7m-1L169k3nM-satF63\_Xd?usp=sharing}$