

# Indian Institute of Technology, Kharagpur

SEMINAR REPORT ON

# Thread Extraction Strategies

Prepared by  $Abhishek\ Tiwari\ (16\text{CS}60\text{R}83)$ 

Supervised by Lec. Partha Sarathi. DEY

April 21, 2017

# Contents

| Li           | List of Figures   |                                                                                                                                                                                                                               |                  |  |  |  |  |
|--------------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|--|--|--|--|
| 1            | Intr              | roduction 3                                                                                                                                                                                                                   |                  |  |  |  |  |
| 2            | Pro               | Program vs Process vs Thread                                                                                                                                                                                                  |                  |  |  |  |  |
| 3            | Mot 3.1 3.2       | Tivation for Thread Extraction Time Sharing and Multi Tasking Multi-Threading and Hyper-Threading                                                                                                                             | <b>4</b><br>4    |  |  |  |  |
| 4            | Rat<br>4.1<br>4.2 | ionale for Speculative Multithreading Limitations of Existing Techniques to Extract Parallelism The Emergence of Multithreaded Architectures                                                                                  | 5<br>5           |  |  |  |  |
| 5            | Thr 5.1 5.2 5.3   | ead Extraction Policies  Programmer Controlled                                                                                                                                                                                | 7<br>7<br>9<br>9 |  |  |  |  |
| 6            | The 6.1 6.2       | Case Studies Performance Measure for Programmed Thread Strategy Performance Measure for Architecture Driven/ Compiler Based Strategy                                                                                          | 11<br>11<br>12   |  |  |  |  |
| 7            | Con               | nclusion 14                                                                                                                                                                                                                   |                  |  |  |  |  |
| R            | efere             | nces                                                                                                                                                                                                                          | 15               |  |  |  |  |
| $\mathbf{L}$ | $\mathbf{ist}$    | of Figures                                                                                                                                                                                                                    |                  |  |  |  |  |
|              | 1<br>2<br>3<br>4  | The Benchmark Codes (K-Kernel, W-Workload, A-Application, LOC-Lines Of Code)  Baseline Performance For OpenMp/SMPSs  The Benchmark Codes  Average contribution per core of the TBB runtime library on three PARSEC benchmarks | 11<br>12<br>13   |  |  |  |  |

## Abstract

Multi Core Processors have come into existence for quite some time now. But currently the true power of Multi Core Processor largely remain unutilized because of non availability of any standard Thread Level Parallelism [TLP] platform. Policies needs to be framed for the task of extraction of concurrently executable threads from a given High Level Code utilizing available libraries (if possible) to be done at the Compilation Stage at the latest. This is to be followed by the Thread allocation to one core among the available cores following some other Thread Allocation/Scheduling policy to be done by the Operating System. This paper proposes some policies for both.

**Keywords:** Multicore processors, Thread Extraction, Intel Thread Building Blocks, Thread Isolation, Speculative Multithreaded Processors

#### 1 Introduction

Ever since the advent of Multi Core Processors, in which several identical processing cores [Where each core does possess it's own Instruction Pipeline as well as it's own ALU, Associated Registers, Flags, General Purpose Register [GPR] files, Special Purpose Registers like Stack Pointers, Instruction Pointer, Segment Registers and exclusively owned Instruction Cache (I-Cache) Data Cache (D-Cache) exists within the same CPU, efforts are on to increase the CPU performance in the form of enhance throughput by exploiting Thread Level Parallelism (TLP) in these different cores.

One approach is designing every program based on some form of generic Parallel Algorithm in which the programmer has the major say in isolation of the number of threads which later on will be transformed into several simultaneous executable Assembly code blocks by the underlying compiler . Each of these Assembly code blocks in turn will need to be converted into an executable code block which needs to be scheduled/ allocated to the available Core Pool by the underlying Operating System. This however involves rewriting of most of the existing codes based on some parallel algorithm which may not be always feasible or advisable.

Another and more acceptable approach happens to be identification and extraction of threads from existing High Level Programs to be performed partly by the programmer aided by some specially developed libraries like Open MP and partly by the underlying Compiler by employing some special algorithms. Once extracted, each of these threads needs to be allocated and scheduled to the available Core Pool adopting some policies by the underlying Operating System.

## 2 Program vs Process vs Thread

 Program is an executable file residing on the disk. It must be loaded into memory in order to begin execution. A program is thus a passive entity.

For example: In Unix based system is is program that resides in /bin/ls

2. A **Process** is an executing instance of a program. It is thus an **active** entity. Processes can be executed in parallel if the operating system supports multiprocessing. The parallel execution of processes is handled by the kernel.

For example: Executing multiple instances of a chat server. Thus

whenever a client connects to server, a separate process can be forked at the server in order to process the client requests.

3. A **Thread** is a lightweight process. It execcutes within the context of a process. A process can be break into multiple threads in order to execute tasks concurrently. The threads of same process share same address space, file descriptor, stack and other process related attributes. A thread however has its private memory too, and its own stack. **For example:** Matrix Multiplication can be performed in parallel by concurrently executing threads.

#### 3 Motivation for Thread Extraction

There has been significant advancement in the hardware architecture of the processor which are still not being fully utilized. There are following capabilities of processor that leads to study of thread extraction strategies:

#### 3.1 Time Sharing and Multi Tasking

Time Sharing enables the use of system simultaneously by different users. Switching is performed in order to process different user requests. The main objective in such time sharing system is to reduce the response time. Multitasking is performing different tasks on a system concurrently. Multiple process are served by doing context switching. This task of scheduling different process is handled by the process scheduler.

## 3.2 Multi-Threading and Hyper-Threading

Muti-Threading enables execution of different threads of a process simultaneouly. These multiple threads can be handled at the user level as well as can be scheduled by the kernel to execute parallely. Usually the threads that execute are independent of each other but **Speculative Multithreading** enables distribution of a task into multiple threads even if they are not mutually independent.

Hyperthreading (Simultaneous Multi-threading) is a hardware enhancement in order to execute multiple threads simultaneously. This enhancement is done by installing multiple pipelines in the system. If there are N processors and each processor has M cores then if K threads can be executed per core, then total number of threads that can be executed simultaneouly are:

#### N\*M\*K

## 4 Rationale for Speculative Multithreading

The motivation for using speculative multithreading comes from two directions. On one hand, the potential for further increasing single-program performance using known parallelism extraction techniques is diminishing. On the other, technology trends suggest processors that can execute multiple threads of code. These circumstances invite us to find those few innovations that will enable such multithreaded processors to support the parallel execution of a single program. [1]

#### 4.1 Limitations of Existing Techniques to Extract Parallelism

In current scenarios, at runtime a super-scalar processor unrolls the static control flow to produce a dynamic instruction stream. The positions of reader and writer instructions in this stream defines the way data flows from one operation to another, i.e., the algorithm itself. A super-scalar processor creates a dynamic instruction window (an unrolled contiguous segment of the dynamic instruction stream), repeatedly searches this window for unexecuted, independent instructions, and attempts to execute these instructions in parallel. Sustained high-performance demands that any given window contain a sufficient number of independent instructions, i.e., a sufficient level of instruction-level parallelism (ILP).

Instruction Level Parallelism cannot be always achieved. It is limited by the fact that the processor should process the available window of instruction in order to extract independent instructions that can be executed simultaneously. This problem can be solved by taking larger window size but again there would be other programming challenges. Speculative multithreading is such a model to overcome these challenges. In speculative multithreading, each program region is considered to be a speculative thread, i.e., a small program. By executing multiple speculative threads in parallel, additional parallelism can be extracted (especially if each thread is mostly sequential). The threads are subsequently merged to recreate the original program. Speculative multithreading allows a large instruction window to be created as an

ensemble of smaller instruction windows, thereby facilitating implementation. In addition, a proper thread division can logically isolate branches in one thread from those in another, relieving the fundamental problem of diminishing instruction utility.

### 4.2 The Emergence of Multithreaded Architectures

Multithreaded processors — processors that support the concurrent execution of multiple threads on a single chip — are beginning to look as if they willdominate the landscape of the next decade. Two multithreaded processor models are currently being explored.[2]

- 1. Simultaneous multithreading (SMT)- uses a monolithic design with most resources shared amongst the threads.
- 2. Chip multiprocessing (CMP)- proposes a distributed design (a collection of independent processing elements) with less resource sharing.

#### 5 Thread Extraction Policies

There are following thread extraction policies that can be applied-

#### 5.1 Programmer Controlled

- 1. Programmer specifies the start and end of threads.
- 2. Compiler reads markers in order to extract threads and creating thread pool.
- 3. For eg- Using OpenMP constructs to mark parallel thread execution.

```
* DESCRIPTION:
  OpenMp Example - Matrix Multiply - C Version
  Demonstrates a matrix multiply using OpenMP. Threads share row
  according to a predefined chunk size.
* AUTHOR: Blaise Barney
* LAST REVISED: 06/28/05
#include <omp.h>
#include <stdio.h>
#include <stdlib.h>
#define NRA 62
                      /* number of rows in matrix A */
                      /* number of columns in matrix A */
#define NCA 15
#define NCB 7
                      /* number of columns in matrix B */
int main (int argc, char *argv[])
{
int tid, nthreads, i, j, k, chunk;
double a[NRA][NCA],
                       /* matrix A to be multiplied */
 c[NRA][NCB];
                  /* matrix B to be multiplied */
                  /* result matrix C */
chunk = 10;
                       /* set loop iteration chunk size */
/*** Spawn a parallel region explicitly scoping all variables ***/
#pragma omp parallel shared(a,b,c,nthreads,chunk)
  private(tid,i,j,k)
 {
```

```
tid = omp_get_thread_num();
  if (tid == 0)
   {
   nthreads = omp_get_num_threads();
   printf("Starting matrix multiple example with %d
       threads\n",nthreads);
   printf("Initializing matrices...\n");
   }
  /*** Initialize matrices ***/
  #pragma omp for schedule (static, chunk)
  for (i=0; i<NRA; i++)</pre>
   for (j=0; j<NCA; j++)</pre>
     a[i][j]= i+j;
  #pragma omp for schedule (static, chunk)
  for (i=0; i<NCA; i++)</pre>
   for (j=0; j<NCB; j++)</pre>
     b[i][j]= i*j;
  #pragma omp for schedule (static, chunk)
  for (i=0; i<NRA; i++)</pre>
   for (j=0; j<NCB; j++)</pre>
     c[i][j] = 0;
  /*** Do matrix multiply sharing iterations on outer loop ***/
  /*** Display who does which iterations for demonstration purposes
  printf("Thread %d starting matrix multiply...\n",tid);
  #pragma omp for schedule (static, chunk)
  for (i=0; i<NRA; i++)</pre>
   printf("Thread=%d did row=%d\n",tid,i);
   for(j=0; j<NCB; j++)</pre>
     for (k=0; k<NCA; k++)</pre>
       c[i][j] += a[i][k] * b[k][j];
    /*** End of parallel region ***/
/*** Print results ***/
printf("Result Matrix:\n");
for (i=0; i<NRA; i++)</pre>
 {
 for (j=0; j<NCB; j++)</pre>
   printf("%6.2f ", c[i][j]);
```

#### 5.2 Compiler Driven

- 1. The Compiler creates the Thread Pool during parsing starting from the Parse Trees.
- 2. Independent parts of program are executed simultaneously.
- 3. Compiler cannot always resolve dependencies that can be handled at hardware level.[3]
- 4. For example: Intel TBB, which uses speculative thread extraction strategy to parallely run a program.

#### Intel TBB- Dynamic Scheduling of Tasks:

The TBB runtime library consists of a dynamic scheduler that stores and distributes available parallelism as needed in order to improve performance. While this dynamic management of parallelism is completely hidden from the programmer, it imposes a management "tax" on performance, which at significant levels can be detrimental to parallelism performance. When the TBB runtime library is first initialized, a set of slave worker threads is created and the caller of the initialization function becomes the master worker thread.

#### 5.3 Architecture Driven

- 1. At hardware level, there is instruction level parallelism.
- 2. The instructions are rearranged in independent blocks of instruction and executed simultaneously.
- 3. Speculative parallelism helps to resolve any hazards due to dependency between the blocks of instruction.
- 4. For example: The threads can be executed in parallely by diving them into further threads at instruction level.

#### 5.3.1 Dividing Program into Multiple Thread

There are several ways in which to divide programs into threads. We categorize these divisions as control-driven and data-driven depending on whether threads are divided primarily along control-flow or data-flow boundaries. Each division strategy can be further sub-categorized as either non-speculative the threads are completely independent from the point of view of the processor and any dependence is explicitly enforced using architectural synchronization constructs, or speculative — the threads may not be perfectly independent, or synchronized, and it is up to the hardware to detect and potentially recover from violations of the independence assumptions.

# 6 The Case Studies

# 6.1 Performance Measure for Programmed Thread Strategy

TABLE I BENCHMARKS

| Name    | Туре | Application        | Domain                  | Problem Sizes       | Code Size |
|---------|------|--------------------|-------------------------|---------------------|-----------|
| c-ray   | K    | Offline Raytracing | Computer Graphics       | 18 / 192 objects    | 500 LOC   |
| md5     | K    | MD5 Calculation    | Cryptography            | various             | 1000 LOC  |
| rgbcmy  | K    | Color Conversion   | Image Processing        | 3.8 / 30.5 MP       | 700 LOC   |
| rotate  | K    | Image Rotation     | Image Processing        | 3.8 / 30.5 MP       | 1000 LOC  |
| kmeans  | K    | k-Means Clustering | Artificial Intelligence | various             | 600 LOC   |
| rot-cc  | W    | rotate + rgbcmy    | Combined Workload       | 3.8 MP / 30.5 MP    | 1400 LOC  |
| ray-rot | W    | c-ray + rotate     | Combined Workload       | 18 / 192 objects    | 1300 LOC  |
| h264dec | A    | H.264 Decoding     | Video Processing        | Full HD / QHD video | 20000 LOC |

Figure 1: The Benchmark Codes (K-Kernel, W-Workload, A-Application, LOC-Lines Of Code)

This table contains various benchmark codes for measuring performance of openmp/SMPSs.



Figure 2: Baseline Performance For OpenMp/SMPSs

The above figure depicts the performance measure of the benchmark codes that are programmed using openmp/SMPS contructs by the programmer. There is relatively higher performance gain for large programs as compared to small ones. The performance gain is also limited by the number independent threads that can be run simultaneously on the system. For example- If the number of threads supported are less than the threads in the program then some threads have to be scheduled on the same core of the processor and cannot be run simultaneouly. Ideal condition is that all the cores are fully utilized and there are that many threads defined in the program. [4]

# 6.2 Performance Measure for Architecture Driven/Compiler Based Strategy

Here the Intel TBB is applied and performance is measured for various multicore processors that are simulated by Intel TBB.

| Benchmark    | Medium | Large |
|--------------|--------|-------|
| fluidanimate | 2.6%   | 5%    |
| swpations    | 2.4%   | 2.6%  |
| blackscholes | 14%    | 14.8% |

TABLE II

TBB overheads as measured on a 4-processor AMD system using medium and large datasets.

Figure 3: The Benchmark Codes

For the above benchmark codes, performance of Intel TBB is measured as follows-



Figure 4: Average contribution per core of the TBB runtime library on three PARSEC benchmarks

In the above figure TBB contribution is broken down into four categories. The top row shows TBB contribution when latency of atomic operations is appropriately modeled. The bottom row shows TBB contributions when atomic operations are modeled as 1-cycle latency instructions.[5]

## 7 Conclusion

- 1. As there has been significant advancement in hardware, softwares needs to be modified in order to fully exploit the capabilities of the system.
- 2. Intel TBB encourages to automate the task of running serial tasks in parallel by applying thread level speculation.

There are capabilities of microprocessors that are yet to be exploited so that the softwares are able to utilize the computational power of system efficiently.

# References

- [1] G. S. Sohi and A. Roth, Speculative Multithreaded Processors. IEEE Computer Society, 2002.
- [2] X. Liu, A tool to analyze the performance of multithreaded programs on NUMA architectures. Proceedings of the 19th ACM SIGPLAN symposium, 2014.
- [3] P. Yiapanis, Compiler-Driven Software Speculation for Thread-Level Parallelism. Journal ACM Transactions on Programming Languages and Systems, 2016.
- [4] M. Andersch, A Benchmark Suite for Evaluating Parallel Programming Models. Proc. 44th annual Design Automation Conf., 2007.
- [5] M. M. Gilberto Contreras, Characterizing and Improving the Performance of Intel Threading Building Blocks. Princeton University, 2009.