

# Hardware Architectures for Post Quantum Security *A Silicon Root-of-trust Approach*

Guided by Professor Dr. Jawar Singh

### Recap



We adopted a software-hardware codesign approach to develop a robust silicon root of trust, delivering a secure and high-performance environment for executing cryptographic and network operations seamlessly.

Figure 1 : Silicon Root of Trust

Figure 2: Kyber Software Abstraction

## Recap



Figure 1 : Silicon Root of Trus

Figure 2: Kyber Software Abstraction



#### What we did?

## Final RISC-V CPU Resource consumption





Memory region Used Size Region Size %age Used RAM: 242280 B 400 KB 59.15%

#### Main.py file (API)



For every call to main file, a session is created

Demo....

#### How can we increase speed? (Further work)



#### How can we increase speed? (Further work)



on is a slow language

#### **NOTE**

Assuming constant software optimization and other factors, the relationship between clock speed and operation time would be inversely proportional. Hence, a operation time of 3.5sec at 100MHz is proportional to 70ms at 5GHz (benchmark of kyber768 keygen is 294ms

se a faster language or API dev (like C++

Hardware is operating at design can be optimised f



#### Appendix (IN Gaussian SHA3-512 Poly\_MUL **GPIO** AES256 SHAKE256 Oscillator Sampler Interface 32 Hardware Hardware Hardware Hardware based TRNG Hardware Accelerator Accelerator Accelerator Accelerator bit bus Accelerator APB3\_AES APB3\_SHA3 APB3 Gaussian APB3 TRNG APB3 GPIO APB3 SHAKE APB3\_PolyMul Sampler Driver, Driver Driver Driver Driver Driver Driver APB3 UART APB3\_Router CTRL Clock Slowed for Peripheral Synching APB3\_Decoder APB3 Timer UART IN UART OUT **GDB** Terminal Commands System\_mainBus Arbiter USB JTAG Bridge **UART IN/OUT-**Pipelined VexRiscV Connector Memory Bus System\_CPU System\_RAM Other Parts of System like timers, buffers, SystemDebugger Instruction Set FirmWare Code muxes and registers BSCANE2 FirmWare Files Software Scripts to be loaded into firmwareactive firmware debugger