Product Version 9.1 April 2010 © 2003-2010 Cadence Design Systems, Inc. All rights reserved. Printed in the United States of America.

Cadence Design Systems, Inc. (Cadence), 2655 Seely Ave., San Jose, CA 95134, USA.

Open SystemC, Open SystemC Initiative, OSCI, SystemC, and SystemC Initiative are trademarks or registered trademarks of Open SystemC Initiative, Inc. in the United States and other countries and are used with permission.

**Trademarks**: Trademarks and service marks of Cadence Design Systems, Inc. contained in this document are attributed to Cadence with the appropriate symbol. For queries regarding Cadence's trademarks, contact the corporate legal department at the address shown above or call 800.862.4522. All other trademarks are the property of their respective holders.

**Restricted Permission:** This publication is protected by copyright law and international treaties and contains trade secrets and proprietary information owned by Cadence. Unauthorized reproduction or distribution of this publication, or any portion of it, may result in civil and criminal penalties. Except as specified in this permission statement, this publication may not be copied, reproduced, modified, published, uploaded, posted, transmitted, or distributed in any way, without prior written permission from Cadence. Unless otherwise agreed to by Cadence in writing, this statement grants Cadence customers permission to print one (1) hard copy of this publication subject to the following conditions:

- 1. The publication may be used only in accordance with a written agreement between Cadence and its customer.
- 2. The publication may not be modified in any way.
- 3. Any authorized copy of the publication or portion thereof must include all original copyright, trademark, and other proprietary notices and this permission statement.
- 4. The information contained in this document cannot be used in the development of like products or software, whether for internal or external use, and shall not be used for the benefit of any other party, whether or not for consideration.

**Patents:** Cadence Product Encounter<sup>™</sup> RTL Compiler described in this document, is protected by U.S. Patents [5,892,687]; [6,470,486]; 6,772,398]; [6,772,399]; [6,807,651]; [6,832,357]; and [7,007,247]

**Disclaimer:** Information in this publication is subject to change without notice and does not represent a commitment on the part of Cadence. Except as may be explicitly set forth in such agreement, Cadence does not make, and expressly disclaims, any representations or warranties as to the completeness, accuracy or usefulness of the information contained in this document. Cadence does not warrant that use of such information will not infringe any third party rights, nor does Cadence assume any liability for damages or costs of any kind that may result from use of such information.

**Restricted Rights:** Use, duplication, or disclosure by the Government is subject to restrictions as set forth in FAR52.227-14 and DFAR252.227-7013 et seq. or its successor

### **Contents**

| Preface                                                            | 13 |
|--------------------------------------------------------------------|----|
| About This Manual                                                  | 14 |
| Additional References                                              | 14 |
| How to Use the Documentation Set                                   | 15 |
| Reporting Problems or Errors in Manuals                            | 16 |
| Customer Support                                                   | 16 |
| Cadence Online Support                                             | 16 |
| Other Support Offerings                                            | 16 |
| Messages                                                           | 17 |
| Man Pages                                                          | 18 |
| Command-Line Help                                                  |    |
| Getting the Syntax for a Command                                   |    |
| Getting the Syntax for an Attribute                                |    |
| Searching for Attributes                                           |    |
| Searching For Commands When You Are Unsure of the Name             |    |
| Documentation Conventions                                          |    |
| Text Command Syntax                                                | 21 |
|                                                                    |    |
| <u>1</u>                                                           |    |
| Specifying Timing and Design Constraints                           | 23 |
| Overview of Timing and Design Constraints                          |    |
| Using SDC Commands                                                 |    |
| Importing and Exporting SDC Constraints                            |    |
| Using SDC Commands Interactively within RTL Compiler               |    |
| Setting SDC Time Units That Are Consistent With RTL Compiler Units |    |
| Mixing RTL Compiler Commands in an SDC File                        |    |
| Supported SDC Commands                                             |    |
| Unsupported SDC Commands                                           |    |
| Writing out Unsupported SDCs that Were Originally Read-In          |    |
| Supported Liberty timing_type Values                               |    |
| DC to RTL Compiler Equivalency Commands                            |    |

| Spe        | cifying Clock Information                                                    | 43 |
|------------|------------------------------------------------------------------------------|----|
| <u>[</u>   | Defining a Clock                                                             | 44 |
| 1          | Defining the Clock Period                                                    | 45 |
| <u>[</u>   | Defining the Rising and Falling Edges                                        | 46 |
|            | Creating Clock Domains                                                       |    |
| <u> </u>   | Specifying Clock Latency (Insertion Delay)                                   | 49 |
| 9          | Specifying Clock Skew                                                        | 50 |
| <u> </u>   | Specifying the Clock Transition                                              | 51 |
| <u>[</u>   | Defining Externally Generated Clocks                                         | 52 |
| <u>[</u>   | Defining Multiple Clocks on the Same Point                                   | 52 |
| <u> </u>   | Specifying Timing Setup Checks                                               | 53 |
| <u> </u>   | Removing Clocks                                                              | 54 |
| <u> </u>   | Finding Clock Ports                                                          | 54 |
| <u> </u>   | Reporting Clocks                                                             | 55 |
| Defi       | ning Input and Output Delays                                                 | 56 |
| 9          | Setting Input Delays                                                         | 57 |
| <u> </u>   | Removing an External Delay for a Specific port                               | 58 |
| 9          | Setting Output Delays                                                        | 58 |
| Sett       | ing External Driver and Load Constraints                                     | 59 |
| <u> 1</u>  | Modifying the External Driver                                                | 60 |
| 9          | Specifying the Maximum Fanout                                                | 60 |
| <u>Spe</u> | cifying Operating Conditions                                                 | 61 |
| <u>[</u>   | Describing the Operating Condition Attribute Values                          | 61 |
| (          | Overriding the Technology Library Default Operating Conditions               | 63 |
| <u>(</u>   | Getting a List of Available Operation Conditions from the Technology Library | 63 |
| 5          | Selecting Default Operating Conditions from Different Libraries              | 65 |
| 5          | Setting Separate Operating Condition Attribute Values                        | 66 |
| <u>Spe</u> | cifying Wire-load Models                                                     | 67 |
| 5          | Setting the Wire-load Mode                                                   | 68 |
| <u> </u>   | Finding Available Wire-load Models                                           | 69 |
| 9          | Specifying a Wire-load Model                                                 | 69 |
| <u>l</u>   | Jsing Unnamed Wire-load Models                                               | 70 |
| 5          | Specifying a Zero Wire-load Model                                            | 70 |
| <u>(</u>   | Changing Wire-load Selection Groups                                          | 71 |
| <u> </u>   | Assigning a Different Wireload to the Input and Output Ports of a Design     | 71 |
|            | ing Timing Exceptions                                                        |    |

| Specifying a False Path                                                      | <b>7</b> 3 |
|------------------------------------------------------------------------------|------------|
| Overriding the Default Timing Constraint for Multi-Cycle Paths               | <b>7</b> 5 |
| Specifying Path Delays                                                       |            |
| Setting Data-to-Data Checks                                                  | 30         |
| Specifying Data-to-Data Checks with SDC                                      | 30         |
| Data-to-data check timing arcs from the library                              | 31         |
| How to enable data-to-data checks on non endpoint pins                       |            |
| Disabling Data-to-Data Checks                                                |            |
| Setting Design Rule Constraints                                              |            |
| Controlling the Use of Design Rule Constraints From the Technology Library 8 | 32         |
| Specifying the Maximum Fanout Limit                                          |            |
| Specifying the Maximum Capacitance Limit                                     |            |
| Specifying the Maximum Transition Limit                                      |            |
| Disabling Timing Arcs                                                        |            |
| Disabling Timing Arcs for Library Cells                                      | 36         |
| Disabling Timing Arcs for a Specified Instance                               |            |
| Propagating Case Logic Downstream8                                           |            |
| Specifying Latch Time Borrow Values 8                                        |            |
| Handling Ideal Nets 9                                                        |            |
| Nets with Asynchronous and Synchronous Loads                                 |            |
| ·                                                                            |            |
| <u>2</u>                                                                     |            |
|                                                                              | ۰-         |
| Setting Optimization Constraints                                             |            |
| Overview of Optimization Constraints                                         |            |
| <u>Creating Path Groups and Cost Groups</u> 9                                |            |
| Organizing Paths into Groups                                                 |            |
| Cost Group Examples                                                          |            |
| Decreasing Path Group Runtime and Memory                                     | )1         |
| Modifying Path Constraints                                                   | )3         |
| Constraining Input Delays for Different Paths10                              | )3         |
| Preserving Instances and Modules                                             | )4         |
| Modifying Preserved Instances10                                              | )5         |
| Grouping and Ungrouping Objects 10                                           | )6         |
| Grouping Objects                                                             | )6         |
| Ungrouping Objects                                                           | )6         |

| Setting Boundary Optimization                                  |    |
|----------------------------------------------------------------|----|
| Deleting Unused Sequential Instances1                          |    |
| Optimizing Total Negative Slack (TNS)1                         |    |
| <u>Creating Hard Regions</u> 1                                 |    |
| Making Design Rule Constraints (DRC) the Highest Priority      | 11 |
|                                                                |    |
| <u>3</u>                                                       |    |
| Verifying Constraints 1                                        | 13 |
| Overview of Verifying Constraints                              |    |
| Generating Pre-Synthesis Timing Reports                        |    |
| Generating a Default Timing Report                             |    |
| Customizing the Timing Report                                  |    |
| Checking the Constraints Using the report timing -lint Command |    |
| Generating Clock Reports                                       |    |
| Generating a Port Report                                       |    |
| Generating a Design Report                                     |    |
| Supported .lib Timing Checks                                   |    |
| Supported lib Timing Checks                                    | 20 |
| A                                                              |    |
| <u>4</u>                                                       |    |
| Performing Timing Analysis 1                                   | 31 |
| Overview of Timing Analysis                                    | 32 |
| Generating Post-Synthesis Timing Reports                       |    |
| Using the report timing Command Options                        |    |
| Using the Timing Reports from the GUI                          |    |
| Reporting the Timing Value Between Two Points in a Design      |    |
| Reporting Timing Exceptions                                    |    |
| Reporting Path Exceptions                                      |    |
| Reporting EndPoint Histograms                                  |    |
| Generating an Area Report                                      |    |
| Generating Cell Instance Reports                               |    |
| Reporting Design Rule Violations (DRVs)                        |    |
| Generating a Gates Report                                      |    |
| Generating a Net Report                                        |    |
| Generating a Summary Report                                    |    |
| Generating a QOR Report                                        |    |

| Generating a Power Report                                  |     |
|------------------------------------------------------------|-----|
| Analyzing Latch-Based Designs                              |     |
| Latch Time Borrowing                                       |     |
| Maximum Time Borrowing                                     | 162 |
|                                                            |     |
| <u>5</u>                                                   |     |
| Performing Multi-Mode Timing Analysis                      | 165 |
| Overview of Multi-Mode Timing Analysis                     | 166 |
| Multi-Mode Timing Analysis and Optimization Design Flow    | 166 |
| Creating Modes                                             | 168 |
| Using Multi-Mode Analysis Timing Commands                  | 170 |
| RTL Compiler Mode-Specific Timing Commands                 | 170 |
| SDC Mode-Specific Timing Commands                          | 170 |
| SDC Mode-Independent Commands                              | 172 |
| Setting Timing Constraints in a Multi-Mode Environment     | 173 |
| Different Ways of Setting Timing Constraints               | 173 |
| Setting Timing Constraints                                 | 176 |
| Getting Mode-Specific Object Information                   | 179 |
| Getting External Delay Values                              | 179 |
| Getting Slack Values                                       | 179 |
| Getting Clock Information                                  | 179 |
| Getting Computed Disabled Arc Information                  | 180 |
| Getting Disabled Arc Information                           | 180 |
| Getting Timing Case Computed Value Information             | 180 |
| Getting Timing Case Logic Value Information                | 180 |
| Getting the Maximum Latch Borrow Value Information         | 180 |
| Getting the Latch Borrow Value Information                 | 181 |
| Analyzing and Reporting Multi-Mode Information             | 181 |
| Writing out the Multi-Mode Environment                     | 182 |
| Outputting to Encounter                                    | 182 |
| Writing Out Multi-Mode SDC Constraints                     | 183 |
| Performing Power Analysis in a Multi-Mode Environment      | 184 |
| Additional Information                                     |     |
| Using the Same Names for Timing Objects in Different Modes | 185 |
| Unconstrained Timing Paths                                 | 186 |

| <u>6</u>                                               |     |
|--------------------------------------------------------|-----|
| Troubleshooting Timing Analysis Issues                 | 193 |
| Factors that Impact a Timing Report                    |     |
| Comparing Delay Values Between Two Timing Reports      |     |
| Tips for Reporting Timing Issues                       |     |
| Finding Timing Problems                                | 196 |
| Handling Timing Exceptions                             | 197 |
| Reporting and Adjusting Path Exceptions                | 198 |
| Reporting and Adjusting Multi-Cycle Paths              | 199 |
| Reporting Timing Constraint Violations                 | 200 |
| Handling Combinational Feedback Loops                  | 201 |
| Removing cdn_loop_breaker Instances                    | 201 |
| Analyzing a Design Using the Timing Report             | 202 |
| Analyzing the Critical Path                            | 202 |
| Analyzing the Negative Slack                           | 203 |
| Analyzing Asynchronous and Synchronous Clock Domains   | 204 |
| Finding Large Cell Delays                              | 205 |
| Finding Paths Crossing Hierarchical Boundaries         | 206 |
| Analyzing the Critical Path Type: I2O, I2C, C2C, C2O   | 207 |
| Analyzing Ideal Nets in the Path                       | 208 |
| Displaying Net Names in a Timing Report                | 208 |
| Reporting timing_model Instances in a Gate Report      | 208 |
| Finding all the SDC Commands Used with the dc:: Prefix | 208 |
| A                                                      |     |
|                                                        |     |
| SDC Commands                                           | 209 |
| Introduction                                           | 213 |
| dc::all_clocks                                         | 214 |
| dc::all_inputs                                         | 215 |
| dc::all instances                                      | 216 |
| dc::all_outputs                                        | 217 |
| dc::all_registers                                      | 218 |
| dc::create clock                                       | 220 |
| dc::create_generated_clock                             | 222 |

| dc::current design                    | <br>225 |
|---------------------------------------|---------|
| dc::current_instance                  | <br>226 |
| dc::filter_collection                 | <br>227 |
| dc::get_cell                          | <br>228 |
| dc::get_clock                         | <br>231 |
| dc::get_design                        | <br>233 |
| dc::get generated clocks              | <br>235 |
| dc::get_lib                           | <br>238 |
| dc::get_lib_cell                      | <br>240 |
| dc::get lib pin                       | <br>242 |
| dc::get lib_timing arcs               | <br>245 |
| dc::get_net                           | <br>247 |
| dc::get object name                   | <br>249 |
| dc::get_path_groups                   | <br>250 |
| dc::get_pin                           | <br>252 |
| dc::get port                          | <br>255 |
| dc::getenv                            | <br>257 |
| dc::group_path                        | <br>258 |
| dc::remove clock gating check         | <br>262 |
| dc::remove_clock_latency              | <br>263 |
| dc::remove disable clock gating check | <br>264 |
| dc::remove generated clock            |         |
| dc::remove_ideal_net                  | <br>266 |
| dc::remove_ideal_network              | <br>267 |
| dc::remove input delay                | <br>268 |
| dc::remove_output_delay               | <br>269 |
| dc::set_case_analysis                 | <br>270 |
| dc::set clock gating check            | <br>271 |
| dc::set_clock_groups                  | <br>273 |
| dc::set_clock_latency                 |         |
| dc::set clock sense                   | <br>278 |
| dc::set_clock_skew                    | <br>280 |
| dc::set_clock_transition              | <br>282 |
| dc::set clock uncertainty             |         |
| dc::set_data_check                    |         |
| dc::set disable clock gating check    |         |

| dc::set dont touch           | <br> | 289 |
|------------------------------|------|-----|
| dc::set_dont_touch_network   | <br> | 290 |
| dc::set_dont_use             | <br> | 291 |
| dc::set drive                | <br> | 292 |
| dc::set_driving_cell         | <br> | 294 |
| dc::set_equal                | <br> | 297 |
| dc::set false path           | <br> | 298 |
| dc::set_fanout_load          | <br> | 301 |
| dc::set_hierarchy_separator  | <br> | 302 |
| dc::set ideal net            | <br> | 303 |
| dc::set_ideal_network        | <br> | 304 |
| dc::set_input_delay          | <br> | 305 |
| dc::set input transition     | <br> | 308 |
| <u>dc::set_lib_pin</u>       | <br> | 310 |
| <u>dc::set_load</u>          | <br> | 311 |
| dc::set load unit            | <br> | 313 |
| dc::set_logic_dc             | <br> | 314 |
| dc::set_logic_one            |      |     |
| dc::set logic zero           |      |     |
| dc::set_max_capacitance      | <br> | 317 |
| dc::set_max_delay            |      |     |
| dc::set max dynamic power    |      |     |
| dc::set max fanout           |      |     |
| dc::set max leakage power    |      |     |
| dc::set max time borrow      |      |     |
| dc::set max transition       | <br> | 325 |
| dc::set_min_delay            | <br> | 327 |
| dc::set mode                 |      |     |
| dc::set_multicycle_path      |      |     |
| dc::set_operating_conditions |      |     |
| dc::set opposite             |      |     |
| dc::set_output_delay         |      |     |
| dc::set_path_adjust          |      |     |
| dc::set port fanout number   |      |     |
| dc::set_timing_derate        |      |     |
| dc::set time unit            |      |     |

|           | dc::set_unconnected               | 346 |
|-----------|-----------------------------------|-----|
|           | dc::set_units                     |     |
|           | dc::set_wire_load_mode            | 348 |
|           | dc::set wire load model           | 349 |
|           | dc::set_wire_load_selection_group | 351 |
|           | dc::sizeof_collection             | 353 |
|           |                                   |     |
| <u>Ir</u> | <u>ndex</u>                       | 355 |

April 2010 12 Product Version 9.1

### **Preface**

- About This Manual on page 14
- Additional References on page 14
- How to Use the Documentation Set on page 15
- Customer Support on page 16
- Messages on page 17
- Man Pages on page 18
- Command-Line Help on page 18
- <u>Documentation Conventions</u> on page 21

April 2010 13 Product Version 9.1

#### **About This Manual**

This manual describes timing analysis in RTL Compiler.

#### **Additional References**

The following sources are helpful references, but are not included with the product documentation:

- TclTutor, a computer aided instruction package for learning the Tcl language: <a href="http://www.msen.com/~clif/TclTutor.html">http://www.msen.com/~clif/TclTutor.html</a>.
- TCL Reference, *Tcl and the Tk Toolkit*, John K. Ousterhout, Addison-Wesley Publishing Company
- IEEE Standard Hardware Description Language Based on the Verilog Hardware Description Language (IEEE Std.1364-1995)
- IEEE Standard Hardware Description Language Based on the Verilog Hardware Description Language (IEEE Std. 1364-2001)
- IEEE Standard VHDL Language Reference Manual (IEEE Std. 1076-1987)
- IEEE Standard VHDL Language Reference Manual (IEEE Std. 1076-1993)

**Note:** For information on purchasing IEEE specifications go to <a href="http://shop.ieee.org/store/">http://shop.ieee.org/store/</a> and click on Standards.

April 2010 14 Product Version 9.1

#### How to Use the Documentation Set



#### **Reporting Problems or Errors in Manuals**

The Cadence® Help online documentation lets you view, search, and print Cadence product documentation.

➤ Access Cadence help by typing cdnshelp from your Cadence tools hierarchy.

Contact Cadence Customer Support to file a PCR if you find

- An error in the manual
- Any missing information in a manual
- A problem using the Cadence Help documentation system

#### **Customer Support**

Cadence offers live and online support, as well as customer education and training programs.

#### **Cadence Online Support**

The Cadence<sup>®</sup> online support website offers answers to your most common technical questions. It lets you search more than 40,000 FAQs, notifications, software updates, and technical solutions documents that give you step-by-step instructions on how to solve known problems. It also gives you product-specific e-mail notifications, software updates, service request tracking, up-to-date release information, full site search capabilities, software update ordering, and much more.

For more information on Cadence online support go to:

http://support.cadence.com

#### **Other Support Offerings**

- **Support centers**—Provide live customer support from Cadence experts who can answer many questions related to products and platforms.
- **Software downloads**—Provide you with the latest versions of Cadence products.
- **Education services**—Offers instructor-led classes, self-paced Internet, and virtual classroom.

April 2010 16 Product Version 9.1

■ University software program support—Provides you with the latest information to answer your technical questions.

For more information on these support offerings go to:

http://www.cadence.com/support

#### **Messages**

From within RTL Compiler there are two ways to get information about messages.

■ Use the report messages command.

#### For example:

```
rc:/> report messages
```

This returns the detailed information for each message output in your current RTL Compiler run. It also includes a summary of how many times each message was issued.

■ Use the man command.

Note: You can only use the man command for messages within RTL Compiler.

For example, to get more information about the "TIM-11" message, type the following command:

```
rc:/> man TIM-11
```

If you do not get the details that you need or do not understand a message, either contact Cadence Customer Support to file a PCR or email the message ID you would like improved to:

rc\_pubs@cadence.com

#### Man Pages

In addition to the Command and Attribute References, you can also access information about the commands and attributes using the man pages in RTL Compiler. Man pages contain the same content as the Command and Attribute References. To use the man pages from the UNIX shell:

1. Set your environment to view the correct directory:

```
setenv MANPATH $CDN_SYNTH_ROOT/share/synth/man
```

- 2. Enter the name of the command or attribute that you want either in RTL Compiler or within the UNIX shell. For example:
  - man check dft rules
  - □ man cell leakage power

You can also use the more command, which behaves like its UNIX counterpart. If the output of a manpage is too small to be displayed completely on the screen, use the more command to break up the output. Use the spacebar to page forward, like the UNIX more command.

```
rc:/> more man synthesize
```

#### **Command-Line Help**

You can get quick syntax help for commands and attributes at the RTL Compiler commandline prompt. There are also enhanced search capabilities so you can more easily search for the command or attribute that you need.

**Note:** The command syntax representation in this document does not necessarily match the information that you get when you type help <code>command\_name</code>. In many cases, the order of the arguments is different. Furthermore, the syntax in this document includes all of the dependencies, where the help information does this only to a certain degree.

If you have any suggestions for improving the command-line help, please e-mail them to:

```
rc_pubs@cadence.com
```

#### **Getting the Syntax for a Command**

➤ Type the help command followed by the command name.

#### For example:

```
rc:/> help path delay
```

This returns the syntax for the path delay command.

#### **Getting the Syntax for an Attribute**

> Type the following:

```
rc:/> get_attribute attribute name * -help
For example:
rc:/> get attribute max transition * -help
```

This returns the syntax for the max transition attribute.

#### **Searching for Attributes**

Get a list of all the available attributes by typing the following command:

```
rc:/> get attribute * * -help
```

➤ Type a sequence of letters after the set\_attribute command and press Tab to get a list of all attributes that contain those letters. For example:

```
rc:/> set_attr li
ambiguous "li": lib_lef_consistency_check_enable lib_search_path libcell
liberty attributes libpin library library domain line number
```

#### Searching For Commands When You Are Unsure of the Name

You can use help to find a command if you only know part of its name, even as little as one letter.

If you only know the first few letters of a command, then you can get a list of commands that begin with that letter.

For example, to get a list of commands that begin with "ed", you would type the following command:

```
rc:/> ed* -h
```

Type a single letter and press Tab to get a list of all commands that start with that letter.

#### For example:

```
rc:/> c <Tab>
```

#### This returns the following commands:

```
ambiguous "c": cache_vname calling_proc case catch cd change_names check_dft_rules chipware clear clock clock_gating clock_ports close cmdExpand command_is_complete concat configure_pad_dft connect_scan_chains continue cwd install ...
```

■ You can also type a sequence of letters and press Tab to get a list of all commands that start with those letters.

#### For example:

```
rc:/> path_ <Tab>
```

This returns the following commands:

ambiguous "path\_": path\_adjust path\_delay path\_disable path\_group

April 2010 20 Product Version 9.1

#### **Documentation Conventions**

#### **Text Command Syntax**

The list below defines the syntax conventions used for the RTL Compiler text interface commands.

| literal               | Nonitalic words indicate keywords that you must type literally. These keywords represent command, attribute or option names                                                                                                                                                                     |
|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| arguments and options | Words in italics indicate user-defined arguments or options for which you must substitute a name or a value.                                                                                                                                                                                    |
| 1                     | Vertical bars (OR-bars) separate possible choices for a single argument.                                                                                                                                                                                                                        |
| [ ]                   | Brackets denote options. When used with OR-bars, they enclose a list of choices from which you can choose one.                                                                                                                                                                                  |
| { }                   | Braces denote arguments and are used to indicate that a choice is required from the list of arguments separated by ORbars. You must choose one from the list                                                                                                                                    |
|                       | { argument1   argument2   argument3 }                                                                                                                                                                                                                                                           |
|                       | Braces, used in Tcl command examples, indicate that the braces must be typed in.                                                                                                                                                                                                                |
| •••                   | Three dots () indicate that you can repeat the previous argument. If the three dots are used with brackets (that is, [argument]), you can specify zero or more arguments. If the three dots are used without brackets (argument), you must specify at least one argument, but can specify more. |
| #                     | The pound sign precedes comments in command files.                                                                                                                                                                                                                                              |

April 2010 21 Product Version 9.1

April 2010 22 Product Version 9.1

# **Specifying Timing and Design Constraints**

- Overview of Timing and Design Constraints on page 24
- Using SDC Commands on page 26
- Specifying Clock Information on page 43
- <u>Defining Input and Output Delays</u> on page 56
- Setting External Driver and Load Constraints on page 59
- Specifying Operating Conditions on page 61
- Specifying Wire-load Models on page 67
- Setting Timing Exceptions on page 72
- Setting Data-to-Data Checks on page 80
- Setting Design Rule Constraints on page 82
- <u>Disabling Timing Arcs</u> on page 85
- Specifying Latch Time Borrow Values on page 89
- Handling Ideal Nets on page 91

#### **Overview of Timing and Design Constraints**

<u>Figure 1-1</u> on page 25 shows the timing analysis flow. This chapter focuses on setting timing and design constraints. Timing and design constraints describe the "design intent" and the surrounding constraints, including synthesis, clocking, timing, environmental, and operating conditions.

Set these constraints on startpoints and endpoints to make sure that every path is properly constrained to obtain an optimal implementation of the RTL design. A path begin point is from either an input port or a register clock pin, while an endpoint is either an output port or a register data pin.

#### Use these constraints to

- Describe different attributes of clock signals, such as the duty cycle, clock skew, and the clock latency
- Specify input and output delay requirements of all ports relative to a clock transition
- Apply environmental attributes, such as load and drive strength to the top-level ports
- Set timing exceptions, such as multicycle paths and false paths

The SDC equivalent command is provided for each constraint. See<u>Importing and Exporting SDC Constraints</u>, <u>Using SDC Commands Interactively within RTL Compiler</u>, <u>Mixing RTL Compiler Commands in an SDC File</u>, and <u>DC to RTL Compiler Equivalency Commands</u> for detailed information.

**Note:** Some of the SDC examples in this chapter contain native RTL Compiler commands. Although this is not standard SDC, it is permissible within RTL Compiler.

Along with the <u>Supported SDC Commands</u>, RTL Compiler supports the -mode option for SDC commands that define clocks, external delays, and exceptions (mode specific constraints). For more information, see <u>Chapter 5</u>, "Performing Multi-Mode Timing Analysis."

RTL Compiler uses picoseconds and femtofarads as timing units. It *does not* use nanoseconds and picofarads.

By default, the time and load units when using the read\_sdc command, and when using SDC commands interactively, are the units of the first technology library. See <u>Setting SDC Time Units That Are Consistent With RTL Compiler Units</u> for more information.

April 2010 24 Product Version 9.1

Read target libraries

Read HDL files

Elaborate design

Set timing and design

Set optimization constraints

Verify constraints

Synthesize design

Perform timing analysis

Meet No constraints?

Figure 1-1 Timing Analysis Flow in Single Mode

A mode signifies the functional or operational behavior of a design. Modes are controlled by a set of constraints that constrain the design and drive timing analysis. For information on performing timing analysis in multi-modes, see <a href="#">Chapter 5, "Performing Multi-Mode Timing Analysis."</a>

April 2010 25 Product Version 9.1

#### **Using SDC Commands**

- Importing and Exporting SDC Constraints on page 26
- Using SDC Commands Interactively within RTL Compiler on page 27
- Setting SDC Time Units That Are Consistent With RTL Compiler Units on page 27
- Mixing RTL Compiler Commands in an SDC File on page 28
- Supported SDC Commands on page 28
- Unsupported SDC Commands on page 35
- Writing out Unsupported SDCs that Were Originally Read-In on page 36
- Supported Liberty timing type Values on page 37
- DC to RTL Compiler Equivalency Commands on page 38

#### **Importing and Exporting SDC Constraints**

RTL Compiler supports reading and writing SDC Tcl constraints.

➤ To import SDC constraints, type the following command:

```
rc:/> read sdc filename
```

The read\_sdc command supports files that have been compressed with GNU Zip. The following command will unzip the file and then import the SDC constraints:

```
rc:/> read sdc sdc constraints.gz
```

➤ To export SDC constraints, type the following command:

```
write_sdc [-dc] [-version {1.1|1.3|1.4|1.5|1.5rc}] [design] [> filename]
Default: 1.4
```

- ☐ If you specify the -dc option, then the constraints are written out in the Design Compiler format instead of Tcl.
- If you do not specify a design, then RTL Compiler exports the SDC constraints of the current design.
- If you do not specify a filename, then the constraints are written to standard out.
- If you specify the .gz format, then the SDC constraints are compressed with GNU Zip. The following example compresses the exported SDC constraints file:

```
rc:/> write sdc top > top constraints.gz
```

#### **Using SDC Commands Interactively within RTL Compiler**

Interactively use SDC commands at the RTL Compiler prompt by adding the "dc::" prefix before any SDC command.

➤ To use SDC commands with the dc:: prefix, use the dc::sdc\_command form. For example:

```
rc:/> dc::set input delay 0.5 [dc::all inputs]
```

➤ To get help for a SDC command, use the dc:: prefix and the -help option to return the syntax for a specific SDC command. For example:

```
rc:/> dc::set clock latency -help
```

➤ To apply mode specific constraints with the dc:: prefix in multi-mode timing analysis, use the -mode option with <u>SDC Mode-Specific Timing Commands</u>. For example:

```
rc:/> dc::set input delay -mode mode a 0.5 [dc::all inputs]
```

For more information, see Chapter 5, "Performing Multi-Mode Timing Analysis."

#### /Important

When you are mixing SDC and RTL Compiler commands, be aware that the units for capacitance and delay are different. For example, the following SDC  $set_load$  command expects the load in pF but the RTL Compiler  $get_attribute$  command will return the load in fF:

```
rc:/> dc::set_load [get_attribute load slow/INVX1/A] \
[dc::all outputs]
```

This causes the capacitance set on all outputs to be off by a factor of 1000.

#### **Setting SDC Time Units That Are Consistent With RTL Compiler Units**

By default, the time and load units when using the read\_sdc command, and when using SDC commands interactively, are the units of the first technology library.

➤ Override this behavior using the SDC set\_time\_unit (see dc::set time\_unit) and the set load unit (see dc::set load unit) commands.

Once the SDC units are changed, the new units apply to all subsequent SDC commands on that particular design. These commands apply to the current SDC design, which can be set using the SDC current\_design command.

For example, when using the set\_time\_unit command with the -picoseconds and the -nanoseconds options:

■ The following example forces the SDC time units to 1 p.s.:

```
rc:/> dc::set time unit -picoseconds
```

The following example forces the SDC time units to 1 n.s.:

```
rc:/> dc::set time unit -nanoseconds
```

The SDC set\_load\_unit command works in a similar manner using the -picofarads and -femtofarads options.

➤ If you want consistency between RTL Compiler's internal units of picoseconds (ps) and femtofarads (fF) and the SDC file that you load, then use the following commands:

```
rc:/> dc::set_time_unit -picoseconds
rc:/> dc::set load unit -femtofarads
```

#### Mixing RTL Compiler Commands in an SDC File

Mixing SDC and native RTL Compiler commands is possible. As shown in Example 1-1, the SDC file mixes RTL Compiler and SDC commands.

#### **Example 1-1 Mixing SDC and Native RTL Compiler Commands**

```
set CLK "Clk";
set CLK_PERIOD [expr 2 * 1000.0];
define_clock -name $CLK -domain csi -period $CLK_PERIOD [find /des* -port \
*${CLK}*];
set DEFAULT_CLK_IN_DELAY [expr 0.63 * $CLK_PERIOD];
set_input_delay -clock $CLK [expr $DEFAULT_CLK_IN_DELAY / 1000.0]
[get ports "xxin*"]
```

See Supported SDC Commands and Unsupported SDC Commands for more information.

#### **Supported SDC Commands**

**Note:** If the read\_sdc command issues an error when loading a SDC file, then the file may contain unsupported commands. You can edit the SDC file to remove the unsupported commands.

➤ To get help for supported SDC commands, use the -help option. For example:

```
rc:/> dc::get lib cells -help
```

#### General

| General Commands        | Options and Arguments                       |
|-------------------------|---------------------------------------------|
| {arg1 arg2}             |                                             |
| current_instance        | see dc::current_instance on page 226        |
| expression              | arg1 arg2                                   |
| list                    | arg1 arg2                                   |
| set variable_name       | value                                       |
| set_hierarchy_separator | see dc::set_hierarchy_separator on page 302 |
| source                  | file_names                                  |

#### **Object Access**

| Object Access Commands | Options and Arguments                                                                                         |
|------------------------|---------------------------------------------------------------------------------------------------------------|
| add_to_collection      |                                                                                                               |
|                        | Note: PT-only                                                                                                 |
| all_clocks             | see dc::all_clocks on page 214                                                                                |
| all_connected          | Note: PT-only                                                                                                 |
| all_inputs             | see dc::all_inputs on page 215                                                                                |
| all_outputs            | see dc::all_outputs on page 217                                                                               |
| all_registers          | seedc::all_registers on page 218                                                                              |
| current_design         | see dc::current_design on page 225                                                                            |
|                        | Note: non-SDC                                                                                                 |
|                        | To cd to a particular subdesign, use the follwoing procedure:                                                 |
|                        | <pre>proc wa_current_design {name} {   cd /des*   set subd [find /des* -subdesign \$name]   cd \$subd }</pre> |
| current_instance       | seedc::current instance on page 226                                                                           |

| Object Access Commands               | Options and Arguments                                                                           |
|--------------------------------------|-------------------------------------------------------------------------------------------------|
| foreach_in_collection                |                                                                                                 |
|                                      | Note: PT-only                                                                                   |
| <pre>get_cells or get_cell</pre>     | see dc::get_cell on page 228                                                                    |
|                                      | Note: PT-only                                                                                   |
| get_clocks or get_clock              | see dc::get_clock on page 231                                                                   |
|                                      | Note: PT-only                                                                                   |
| <pre>get_designs or get_design</pre> | seedc::get design on page 233                                                                   |
|                                      | Note: PT-only                                                                                   |
| getenv                               | see cdc::getenv on page 257                                                                     |
| <pre>get_generated_clocks</pre>      | see dc::get_generated_clocks on page 235                                                        |
|                                      | Note: PT-only                                                                                   |
| <pre>get_libs or get_lib</pre>       | see dc::get_lib on page 238                                                                     |
|                                      | Note: PT-only                                                                                   |
| get_lib_cells                        | see dc::get lib cell on page 240                                                                |
|                                      | Note: PT-only                                                                                   |
| get_lib_pins                         | seedc::get_lib_pin on page 242                                                                  |
|                                      | Note: PT-only                                                                                   |
| get_nets or get_net                  | see <a href="mailto:dc::get_net">dc::get_net</a> on page 247                                    |
|                                      | Note: PT-only                                                                                   |
| <pre>get_pins or get_pin</pre>       | see <a href="mailto:dc::get_pin">dc::get_pin</a> on page 252                                    |
|                                      | Note: PT-only                                                                                   |
| get_ports or get_port                | see dc::get_port on page 255                                                                    |
|                                      | Note: PT-only                                                                                   |
| get_references                       | <pre>[-hierarchical] [-quiet] [-regexp] [-nocase] [-exact] [-filter filter_expr] patterns</pre> |
|                                      | Note: Non-SDC                                                                                   |
|                                      |                                                                                                 |

April 2010 30 Product Version 9.1

| <b>Object Access Commands</b> | Options and Arguments                    |
|-------------------------------|------------------------------------------|
| group_path                    | see dc::group_path on page 258           |
| remove_from_collection        |                                          |
|                               | Note: PT-only                            |
| remove_ideal_net              | see dc::remove_ideal_net on page 266     |
| remove_ideal_network          | see dc::remove_ideal_network on page 267 |
| remove_input_delay            | see dc::remove_input_delay on page 268   |
| remove_output_delay           | see dc::remove_output_delay on page 269  |

April 2010 31 Product Version 9.1

#### **Design Rule Constraints**

| Design Rule Commands | Options and Arguments                   |  |
|----------------------|-----------------------------------------|--|
| set_max_capacitance  | see dc::set_max_capacitance on page 317 |  |
| set_max_fanout       | seedc::set_max_fanout on page 322       |  |
| set_max_transition   | see dc::set_max_transition on page 325  |  |

#### **Timing Constraints**

| Timing Command         | Options and Arguments                                                                   |
|------------------------|-----------------------------------------------------------------------------------------|
| create_clock           | see <u>dc::create_clock</u> on page 220                                                 |
| create_generated_clock | see <u>dc::create_generated_clock</u> on page 222                                       |
|                        | Specify the -add and the -master_clock options together.                                |
| group_path             | see dc::group_path on page 258                                                          |
| set_case_analysis      | see <u>dc::set_case_analysis</u> on page 270                                            |
| set_clock_gating_check | see dc::set_clock_gating_check on page 271                                              |
|                        | set dc::enable_set_clock_gating_check 1                                                 |
| set_clock_groups       | see dc::set_clock_groups on page 273                                                    |
| set_clock_latency      | see <u>dc::set_clock_latency</u> on page 275                                            |
| set_clock_sense        | see dc::set_clock_sense on page 278                                                     |
| set_clock_skew         | see <u>dc::set_clock_skew</u> on page 280                                               |
|                        | <pre>[-ideal] [-minus_uncertainty minus_value] clocks ports</pre>                       |
| set_clock_transition   | see <u>dc::set_clock_transition</u> on page 282                                         |
| set_clock_uncertainty  | see <a href="mailto:dc:set_clock_uncertainty">dc::set_clock_uncertainty</a> on page 283 |
| set_data_check         | see dc::set_data_check on page 286                                                      |

April 2010 32 Product Version 9.1

| Timing Command         | Options and Arguments                                                             |
|------------------------|-----------------------------------------------------------------------------------|
| set_disable_timing     | [-from from_pin_name]<br>[-to to_pin_name]<br>cells pins lib_cells lib_pins       |
|                        | <b>Note:</b> You can specify the -from option without specifying the -to option.  |
| set_dont_touch         | see dc::set_dont_touch on page 289                                                |
|                        | <pre>object_list designs current_design cells nets lib_cells [true   false]</pre> |
|                        | Default: true                                                                     |
|                        | Default behavior applies it to the current_design if no arguments are specified.  |
|                        | Note: Non-SDC                                                                     |
| set_dont_touch_network | see dc::set_dont_touch_network on page 290                                        |
| set_dont_use           | see dc::set_dont_use on page 291                                                  |
|                        | Note: Non-SDC                                                                     |
| set_drive              | see dc::set_drive on page 292                                                     |
| set_driving_cell       | see dc::set_driving_cell on page 294                                              |
| set_equal              | see dc::set_equal on page 297                                                     |
| set_fanout_load        | see dc::set_fanout_load on page 301                                               |
| set_ideal_network      | see dc::set_ideal_network on page 304                                             |
| set_ideal_net          | see dc::set_ideal_net on page 303                                                 |
| set_input_delay        | see <u>dc::set_input_delay</u> on page 305                                        |
| set_input_transition   | see dc::set_input_transition on page 308                                          |
| set_load               | see <u>dc::set_load</u> on page 311                                               |
| set_logic_dc           | see dc::set_logic_dc on page 314                                                  |
| set_logic_one          | seedc::set_logic_one on page 315                                                  |
| set_logic_zero         | see dc::set logic zero on page 316                                                |
| set_max_dynamic_power  | see dc::set_max_dynamic_power on page 321                                         |
| set_max_leakage_power  | see dc::set max leakage power on page 323                                         |

April 2010 33 Product Version 9.1

| Timing Command                | Options and Arguments                             |
|-------------------------------|---------------------------------------------------|
| set_max_time_borrow           | see dc::set max time borrow on page 324           |
| set_operating_conditions      | see dc::set operating conditions on page 334      |
| set_opposite                  | see dc::set opposite on page 335                  |
| set_output_delay              | see dc::set output delay on page 336              |
| set_port_fanout_number        | see dc::set port fanout number on page 342        |
| set_unconnected               | see dc::set unconnected on page 346               |
| set_wire_load_mode            | see dc::set wire load mode on page 348            |
| set_wire_load_model           | seedc::set wire load model on page 349            |
| set_wire_load_selection_group | see dc::set wire load selection group on page 351 |

#### **Timing Exceptions**

| Timing Exception Commands | Options and Arguments                                                                                                                                                                                                                                                                                                                                     |
|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| set_false_path            | see dc::set_false_path on page 298                                                                                                                                                                                                                                                                                                                        |
| set_max_delay             | see dc::set_max_delay on page 318                                                                                                                                                                                                                                                                                                                         |
| set_min_delay             | see dc::set_min_delay on page 327                                                                                                                                                                                                                                                                                                                         |
| set_multicycle_path       | see dc::set_multicycle_path on page 331                                                                                                                                                                                                                                                                                                                   |
|                           | Note: If you have two multicycle paths with different path multipliers, then RTL Compiler uses the tightest specification for SDC set_multicycle_path constraints and the last specification for RTL Compiler multicycle_path constraints. In the following example, the first set multicycle_path specification will be used because it is the tightest: |
|                           | <pre>rc:/&gt; dc::set_multicycle_path -setup -from [get_ports {in2}] \ -to [get_pins {temp3_reg/D}] 3.0</pre>                                                                                                                                                                                                                                             |
|                           | <pre>rc:/&gt; dc::set_multicycle_path -setup -from [get_ports {in2}] \ -to [get_pins {temp3_reg/D}] 5.0</pre>                                                                                                                                                                                                                                             |

April 2010 34 Product Version 9.1

#### **Unsupported SDC Commands**

- derive\_clocks
- filters
- filter collection
- find
- get\_references
- get\_unix\_variable
- remove attribute
- set annotated check
- set capacitance
- set\_connection\_class
- set critical range
- set\_drive\_resistance
- set fix multiple port nets
- set\_ideal\_latency
- ste ideal transition
- set local link library
- set\_max\_area
- set min capacitance
- set\_min\_delay

**Note:** The read\_sdc command can read in the set\_min\_delay command and write it back out, but it will have no effect in RTL Compiler's timing analysis, power analysis, and optimization.

- set min porosity
- set min transition
- set propagated clock
- set resistance
- set wire load min block size
- suppress\_message
- unsuppress message

**Note:** RTL Compiler will not issue multiple warnings about the same unsupported SDC. In that case, only one warning will be issued:

Warning: One or more SDC commands failed and these constraints were not applied. [SDC-209] : You can examine the failed commands or save them to a file by querying the Tcl variable \$::dc::sdc failed commands.

#### Writing out Unsupported SDCs that Were Originally Read-In

On some occasions unsupported SDCs, which were originally read in, are omitted when writing out the SDCs. Check for error messages when using the read\_sdc command. If an error occurs when applying an SDC constraint, then the intent of that constraint may be lost. If a constraint is not understood, then RTL Compiler reports an error.

All unsupported commands will be treated as failed commands. RTL Compiler will not stop when it sees an unsupported command, but issues a warning message. For example, the following warning message is issued when a failure is encountered at the end of a file:

The following warning message is issued if any commands failed pointing you to the variable that contains a list of all the failed commands encountered:

Warning: One or more SDC commands failed and these constraints were not applied. [SDC-209] : You can examine the failed commands or save them to a file by querying the Tcl variable \$::dc::sdc failed commands.

Use the <u>read\_sdc</u> -stop\_on\_errors command to specify that RTL Compiler stop reading a file or script when an error is encountered.

April 2010 36 Product Version 9.1

### **Supported Liberty timing\_type Values**

- combinational
- combinational rise
- combinational fall
- falling\_edge
- minimum period
- nochange high high
- nochange high low
- nochange low high
- nochange\_low\_low
- non\_seq\_setup/hold
- recovery\_rising
- recovery falling
- rising edge
- setup rising
- setup falling
- skew\_rising/falling
- three state disable
- three state enable

The following timing type values are not supported:.

- hold rising
- hold falling
- preset
- clear
- removal\_rising

April 2010 37 Product Version 9.1

### **DC to RTL Compiler Equivalency Commands**

The following tables provide a list of the supported Synopsys Design Compiler (DC) commands and the equivalent RTL Compiler (RC) commands.

- Applying Constraints on page 38
- Analyzing Results on page 41
- Saving the Design on page 42
- DC to RTL Compiler Commands with Varying Default Units on page 42

### **Applying Constraints**

| Synopsys Design Compiler | Encounter RTL Compiler  |
|--------------------------|-------------------------|
| all_clocks               | find / -clock *         |
| all_designs              | find /designs -design * |
| all_fanin                | fanin                   |
| all_fanout               | fanout                  |
| all_inputs               | dc::all_inputs          |
|                          | all des inps            |
| all_outputs              | dc::all_outputs         |
|                          | all des outs            |
| all_registers            | dc::all_registers       |
|                          | all des seqs            |
| cd                       | cd                      |
| change_names             | change_names            |
| check_timing             | report timing -lint     |
| create_clock             | define_clock            |
| create_generated_clock   | supported SDC command   |
| current_design           | cd                      |
| current_instance         | dc::current_instance    |
| derive_constraints       | derive_environment      |
|                          |                         |

April 2010 38 Product Version 9.1

| Synopsys Design Compiler | Encounter RTL Compiler                     |
|--------------------------|--------------------------------------------|
| filter                   | filter                                     |
| get_attribute            | get_attribute                              |
| get_cells                | find / -instance                           |
| get_clocks               | find / -clock                              |
| get_designs              | find / -design -subdesign                  |
| get_lib_cells            | <pre>find / -libcell</pre>                 |
| get_lib_pins             | find / -libpin                             |
| get_libs                 | <pre>find / -library</pre>                 |
| get_nets                 | <pre>find / -net</pre>                     |
| get_pins                 | <pre>find / -pin</pre>                     |
| get_ports                | <u>find / -port</u>                        |
| group_path               | <pre>path_group</pre>                      |
| help                     | <u>help</u>                                |
| include                  | <u>include</u>                             |
| list_instances           | find / -instance *                         |
| list_libs                | find / -library *                          |
| ls                       | <u>ls</u>                                  |
| quit                     | <u>exit or quit</u>                        |
| read_lib                 | <pre>set_attribute library</pre>           |
| read_sdc                 | read_sdc                                   |
| read_verilog             | <u>read_hdl</u>                            |
| read_vhdl                | <u>read_hdl -vhdl</u>                      |
| remove_cell              | <pre>rm [find / -instance inst]</pre>      |
| remove_clock             | <pre>rm [find / -clock clk]</pre>          |
| remove_constraint        | <pre>rm [find / -exception excep]</pre>    |
| set_case_analysis        | <pre>set_att timing_case_logic_value</pre> |
| set_attribute            | <pre>set_attribute</pre>                   |

April 2010 39 Product Version 9.1

| Synopsys Design Compiler                    | Encounter RTL Compiler                                         |
|---------------------------------------------|----------------------------------------------------------------|
| set_case_analysis_sequential_propagation    | <pre>set_attribute case_analysis_sequential_propaga tion</pre> |
| <pre>set_clock_latency -source -early</pre> | <pre>set_attribute clock_source_early_latency</pre>            |
| <pre>set_clock_latency -source -late</pre>  | <pre>set_att clock_source_late_latency</pre>                   |
| set_clock_latency -early                    | <pre>set_attribute clock_network_early_latency</pre>           |
| set_clock_latency -late                     | <pre>set_attribute clock_network_late_latency</pre>            |
| set_clock_uncertainty                       | <pre>set_att clock_hold_uncertainty</pre>                      |
|                                             | set_att clock_setup_uncertainty                                |
| set_disable_timing                          | <pre>set_attribute disabled_arcs</pre>                         |
| set_dont_touch                              | <u>set_attribute preserve</u>                                  |
| set_dont_touch_network                      | <pre>set_attribute inherited_preserve</pre>                    |
| set_dont_use                                | <pre>set_attribute avoid</pre>                                 |
| set_drive_cell                              | <pre>set_attribute external_driver</pre>                       |
| set_drive                                   | <pre>set_attribute external_resistance</pre>                   |
| set_false_path                              | <pre>path_disable</pre>                                        |
| set_fanout_load                             | <pre>set_attribute fanout_load</pre>                           |
| set_input_delay                             | <pre>external_delay -input</pre>                               |
| set_load                                    | <pre>set_attribute external_pin_cap</pre>                      |
| set_max_capacitance                         | <pre>set_attribute max_capacitance</pre>                       |
| set_max_transition                          | <pre>set_attribute max_transition</pre>                        |
| set_multicycle_path                         | multi_cycle                                                    |
| set_operating_conditions                    | <pre>set_attribute_ operating_conditions</pre>                 |
| set_output_delay                            | <pre>external_delay -output</pre>                              |
| set_port_capacitance                        | set_attribute external_pin_cap                                 |

April 2010 40 Product Version 9.1

| Synopsys Design Compiler            | Encounter RTL Compiler                                |
|-------------------------------------|-------------------------------------------------------|
| set_port_fanout_number              | set_att external_wireload_fanout                      |
| set_wire_load_mode                  | <pre>set_attribute wireload_mode</pre>                |
| set_wire_load_model                 | <pre>set_attribute wireload_model</pre>               |
| set_wire_load_model_selection_group | <pre>set_attribute wireload_selection</pre>           |
| sub_designs_of                      | <pre>get_attribute subdesign hier_instance_name</pre> |
| sub_instances_of                    | <pre>get_attribute instances subdesign_name</pre>     |
| suppress_message                    | suppress_message                                      |
| uniquify                            | edit_netlist uniquify                                 |

## **Analyzing Results**

| Synopsys Design Compiler | Encounter RTL Compiler                |
|--------------------------|---------------------------------------|
| drive_of                 | <pre>get_att drivers net_object</pre> |
| report_area              | report area                           |
| report_constraint        | no equivalent                         |
| report_design            | report design_rules                   |
| report_disable_timing    | report timing -exceptions             |
| report_hierarchy         | report hierarchy                      |
| report_net_fanout        | no equivalent                         |
| report_path_group        | report timing -cost_group             |
| report_timing            | report timing                         |
| report_wire_load         | no equivalent                         |

April 2010 41 Product Version 9.1

### **Saving the Design**

| Synopsys Design Compiler | Encounter RTL Compiler |
|--------------------------|------------------------|
| write                    | write_hdl              |
| write_rtl                | write_hdl              |
| write_sdc                | write_sdc              |
| write_script             | write_script           |

### **DC to RTL Compiler Commands with Varying Default Units**

| Synopsys Design Compiler                    | Encounter RTL Compiler                                                                                 |
|---------------------------------------------|--------------------------------------------------------------------------------------------------------|
| create_clock                                | define_clock                                                                                           |
| <pre>set_clock_latency -source -early</pre> | <pre>set_attribute clock_source_early_latency</pre>                                                    |
| set_clock_latency -source -late             | set_att clock_source_late_latency                                                                      |
| set_clock_latency -early                    | <pre>set_attribute clock_network_early_latency</pre>                                                   |
| set_clock_latency -late                     | <pre>set_attribute clock_network_late_latency</pre>                                                    |
| set_clock_transition                        | <pre>set_attribute slew_rise set_attribute slew_fall</pre>                                             |
| set_clock_uncertainty                       | path_adjust                                                                                            |
| set_clock_skew                              | path_adjust                                                                                            |
| set_driving_cell                            | <pre>set_attribute external_driver_input_slew fall set_attribute external_driver_input_slew rise</pre> |

April 2010 42 Product Version 9.1

## **Specifying Clock Information**

Clocks are devices used to provide timing and synchronization information. You must specify one or more clocks for sequential designs. You can specify the following clock information:

- Period and waveform
  - Global reference signal for all signals in the design
- Insertion delay (latency)
  - Delay from the clock source
- Uncertainty (skew and jitter)
  - Amount of skew or variation in the arrival of clock edges
- Transition time (slew time)
  - Amount of time it takes for a signal to change from one logic state to another

Specify clock information for all clocks used or referenced in the design. This section describes the following clock information:

- Defining a Clock on page 44
- Defining the Clock Period on page 45
- Defining the Rising and Falling Edges on page 46
- Creating Clock Domains on page 47
- Specifying Clock Latency (Insertion Delay) on page 49
- Specifying Clock Skew on page 50
- Specifying the Clock Transition on page 51
- Defining Externally Generated Clocks on page 52
- Defining Multiple Clocks on the Same Point on page 52
- Specifying Timing Setup Checks on page 53
- Removing Clocks on page 54
- Finding Clock Ports on page 54
- Reporting Clocks on page 55

Generate reports to view the timing constraints and the results of applying them. See Generating Post-Synthesis Timing Reports on page 134.

### **Defining a Clock**

A *clock* is a periodic waveform with a fixed frequency that is used to sequence the operation of a circuit. A clock sets the time allowed for signals to propagate between sequential elements.

In RTL Compiler, a clock waveform is a periodic signal with one rising edge and one falling edge per period. Clock waveforms may be applied to design objects, such as input ports, clock pins of sequential cells, external clocks (also known as virtual clocks), mapped cells, or hierarchical boundary pins.

➤ Define clocks using the <u>define\_clock</u> command.

**Note:** If you define two different clocks on the same pin, then RTL Compiler will accept both of them and perform timing analysis by considering the worst-case scenario.

Clocks you define have waveforms that ignore the delay effects of the clock network. See <u>Specifying Clock Latency (Insertion Delay)</u> on page 49 for more information.

## Important

RTL Compiler automatically assigns a cost group for every defined clock that was created either through the <code>create\_clock</code> or the <code>create\_generated\_clock</code> command in an SDC file. However, RTL Compiler does not automatically create a <code>cost\_group</code> for each clock defined if the RTL Compiler <code>define\_clock</code> command is used. By default, RTL Compiler will focus on the worst slack path in each of these cost groups and devote equal optimization efforts to each of these paths. This can result in an inefficient use of optimization cycles. See <a href="Creating Path Groups and Cost Groups">Creating Path Groups and Cost Groups</a> on page 98 for more information.

Clock waveforms, which are not applied to objects in your design, are external clocks and are only used as references for external delay values.

To define clocks in a multi-mode environment, see <u>Chapter 5, "Performing Multi-Mode Timing Analysis."</u>

April 2010 44 Product Version 9.1

### **Defining the Clock Period**

The *clock period*, also known as cycle-time, describes the interval at which the waveform repeats itself. Sequential logic devices can only change outputs once a period, usually during a positive or a negative edge.

To determine the timing constraints for paths between different clocks, RTL Compiler must know the exact relationship between the rising and falling edges of the two waveforms. By default, RTL Compiler assumes that the rising edge of a clock waveform is at the start of the period and the falling edge is halfway through the period.

➤ Specify the clocks using the <u>define clock</u> command.

The SDC equivalent command is create clock.

The define clock command returns the directory path to the clock object.

➤ Define a clock of 100MHz that should be applied to all clock input ports of the design:

```
define_clock -period 10000 -name 100MHz [clock_ports]
```

where clock\_ports returns the input ports of your design that are clock inputs.

➤ Save the directory path to the clock that is defined (100MHz) in variable clock1 for future reference:

```
rc:/> set clock1 [define_clock -period 10000 -name 100MHz [clock_ports]]
```

Search for this clock later using the find command:

```
rc:/> find / -clock 100MHz
```

The following example defines two external clocks, as shown in Figure 1-2 on page 46. One clock, called 100MHz, has a period of 10,000 picoseconds. The other clock, called 300MHz, applies to all clock ports and goes through three cycles for every one of the first clock's:

```
rc:/> define_clock -name 100MHz -period 10000
rc:/> define_clock -name 300MHz -period 10000 -divide_period 3 [clock_ports]
```

The period for the 300MHz clock is 10,000/3 picoseconds.

**Note:** There is no SDC equivalent for the <code>-divide\_period</code> option.

RTL Compiler recognizes that there are exactly three periods of clock 300MHz to every period of clock 100MHz. If you specified a period of 3,333 picoseconds for the 300MHz clock, then RTL Compiler computes a different relationship between the clocks (3,333 periods of one clock to 10000 periods of the other) and the timing analysis of the design would be different.

The 100 MHz and 300 MHz clocks are shown in Figure 1-2.

Figure 1-2 Creating 100 and 300 MHz Clocks

#### Creating a 100 MHz clock with 50 percent duty cycle

define clock -period 10000 -name 100MHz [clock ports]



### **Defining the Rising and Falling Edges**

The *rising edge* is a transition from 0 to 1 or a positive edge and the *falling-edge* is a transition from 1 to 0 or a negative edge. Data is loaded when a transition or edge occurs on the clock input.

Setting the rising and falling edges lets you precisely define when the clock transitions occur. In some cases, a precise definition is required for RTL Compiler to compute the correct timing constraints for paths that are launched by one clock and captured by another.

➤ Define the rising and falling edges for a clock using the -rise, -fall, -divide\_rise, and -divide\_fall options with the <u>define\_clock</u> command.

The following examples show how to use these options.

■ The following command specifies a 100 MHz clock to have a rising edge after 20 percent of the period and a falling edge after 80 percent, as shown in <u>Figure 1-3</u> on page 47:

```
rc:/> define clock -name 100MHz -period 10000 -rise 20 -fall 80
```

The following is the SDC equivalent command:

```
rc:/> dc::create clock -name 100Mhz -period 10 -waveform {2 8}
```

April 2010 46 Product Version 9.1

Figure 1-3 Defining the Rising and Falling Edges



■ The following command specifies that the falling edge is one third and the rising edge is two thirds of the way through the period, as shown in Figure 1-4:

rc:/> define\_clock -name 100MHz -period 10000 -rise 2 -divide\_rise 3 -fall 1
-divide\_fall 3

Figure 1-4 Changing the Rise and Fall Times



### **Creating Clock Domains**

A *clock domain* is a group of clocks that are synchronous to each other, allowing timing analysis to be performed between these clocks.

RTL Compiler only computes timing constraints among clocks in the same clock domain. Paths between clocks in different domains are unconstrained by default.

➤ Constrain these paths using the <u>path\_delay</u> command.

When clocks are defined in different clock domains they are considered to be asynchronous, that is, not constrained relative to each other. RTL Compiler unconstrains different clock domains automatically; you do not need to specify the false paths for the clocks.

**Note:** If you manually specify false paths and the primary input clock pins and the clock objects have the same names, then use the <u>find</u> command with the -clock option to refer

April 2010 47 Product Version 9.1

to the clock objects and not the clock pins. Otherwise, the ambiguity will cause RTL Compiler to synthesize the paths, since it does not recognize them as false paths.

If a clock domain is not specified, then RTL Compiler will assume all the clocks are in the same domain.

➤ By default, RTL Compiler assigns clocks to domain\_1, but you can create your own domain name using the -domain argument with the define clock command.

The following example demonstrates how to create two different clocks and assign them to two separate clock domains:

```
rc:/> define_clock -domain domain1 -name clk1 -period 720 [find / -port SYSCLK]
rc:/> define clock -domain domain2 -name clk2 -period 720 [find / -port CLK]
```

#### The SDC equivalent commands are:

```
rc:/> dc::create_clock -name "clk1" -period 0.72 -waveform {0.0 0.36} \
        [get_ports SYSCLK]
rc:/> dc::create_clock -name "clk2" -period 0.72 -waveform {0.0 0.36} \
        [get_ports CLK]
rc:/> dc::set_false_path -from [get_clocks clk1] -to [get_clocks clk2]
rc:/> dc::set_false_path -from [get_clocks clk2] -to [get_clocks clk1] ...
```

To define a cost group between two clock domains, see Cost Group Examples on page 100

April 2010 48 Product Version 9.1

### **Specifying Clock Latency (Insertion Delay)**

Clock latency (or insertion delay) is the sum of the clock source latency and the clock network latency.

- Clock source latency is the time it takes for the clock signal to propagate from the point where the ideal clock waveform is applied to the point in the circuit where the clock is defined (clock input port of the design). Referring to Figure 1-5, the time it takes for the clock signal to get from point A to point B.
- Clock network latency (or clock tree delay) is the time it takes for the clock signal to propagate from the clock input port of the design to the first sequential element. Referring to Figure 1-5, the time it takes for the clock signal to get from point B to point C.

Figure 1-5 Clock Latency



RTL Compiler computes timing constraints for a path using the maximum clock latency at the launching clock edge and the minimum clock latency at the capturing clock edge. This produces the tightest possible timing constraints.

Specify clock network latency on a waveform using the <u>clock\_network\_early\_latency</u> and the <u>clock\_network\_late\_latency</u> attributes. The following example sets the latency to 150 picoseconds:

```
rc:/> set attribute clock network late latency 150 clk1
```

The SDC equivalent command is:

```
rc:/> dc::set clock latency -max .15 clk1
```

**Note:** The values set on a pin both override the latency values for all clock signals that propagate through the pin and apply to all sequential elements in the transitive fanout.

April 2010 49 Product Version 9.1

➤ Specify clock source latency using the <u>clock\_source\_early\_latency</u> and <u>clock\_source\_late\_latency</u> attributes. The following example sets the latency to 150 picoseconds:

```
rc:/> set_attribute clock_source_early_latency 150 clk1
The SDC equivalent command is:
```

```
rc:/> dc::set clock latency -source -min .15 clk1
```

**Note:** You can specify whether RTL Compiler either includes or ignores these latency values with the external delay command.

### **Specifying Clock Skew**

Clock skew, also called uncertainty, is the maximum difference between the arrival of clock signals at registers in one clock domain or between domains. Clock uncertainty is a general method to add pessimism. A positive uncertainty contributes to pessimism, while a negative uncertainty has no meaning physically, but it makes all slack numbers optimistic. Negative uncertainty can be used to adjust conservative constraints into more realistic ones, which is convenient when the design has paths starting in one clock domain and ending in another clock domain.

You must describe the delay effects of the clock network because the clocks you defined using the define clock command have waveforms that do not account for this delay.

Skew affects the propagation time. Using the clock's specification, timing analysis determines the amount of time allowed for propagation between registers. The clock skew and flip-flop setup time are subtracted from the clock period to arrive at the time left for propagation. A path that takes longer than this propagation time violates the path's required timing.

Specify clock skew using one of the following methods.

- Use the following attributes to specify the setup and hold arrival times:
  - Specify the uncertainty in the arrival times of the capturing edges for the clock in late mode (setup) timing analysis using the <a href="clock setup uncertainty">clock setup uncertainty</a> attribute.

```
Default: 0 0 {R F} picoseconds
```

For example, the following command sets the rise setup uncertainty to 100 picoseconds and the fall setup uncertainty to 50 picoseconds:

```
rc:/> set attribute clock setup uncertainty {100 50} clk1
```

Specify the uncertainty in the arrival times of the capturing edges for the clock in early-mode (hold) timing analysis using the <u>clock hold uncertainty</u> attribute.

```
Default: no value no value
```

The following is the SDC equivalent command:

```
rc:/> dc::set_clock_uncertainty -hold .1 clk
```

**Note:** Using the clock\_setup\_uncertainty and the clock\_hold\_uncertainty attributes are useful in specifying *intra clock* uncertainty, which is uncertainty with respect to one clock. To specify *inter clock* uncertainty, use the SDC set clock uncertainty command.

Use the following command to specify clock skew information:

```
clock uncertainty
```

### **Specifying the Clock Transition**

The *clock transition* is when a signal changes from one logic state to another, while *slew* is the amount of time it takes for the signal to change from low to high or from high to low.

➤ Specify the minimum rise, minimum fall, maximum rise, and maximum fall slew values, respectively, in picoseconds using the <u>slew</u> attribute.

```
Default: 0 ps
```

For example, the following command sets a 100 minimum rise value, a 110 minimum fall value, a 110 maximum rise value, and a 120 maximum fall value on clock1:

```
rc:/> set_attribute slew {100 110 110 120} \
/designs/example_design/timing/clock_domains/domain_1/clock1
```

RTL Compiler ignores the minimum values but they can be passed to downstream tools. The slew can affect both the delay through the sequential devices and the setup requirements within them.

**Note:** If you specify different slew values, then you must do so as a Tcl list (within braces).

The SDC equivalent command is:

```
rc:/> dc::set_clock_transistion .1 clk
```

#### **Defining Externally Generated Clocks**

An external clock, also known as a virtual clock, is an externally generated clock source that is not associated with any object in the design. Virtual clocks are needed when you want to synthesize a combinational logic block.

Define virtual clocks for signals that interface to external clocked devices. Use a virtual clock as a reference for specifying input and output delays relative to a clock.

➤ Specify the timing for an external clock using the <u>define\_clock</u> command, as shown in following examples:

```
rc:/> define_clock -period 3000 -name vclock1
rc:/> define_clock -period 2000 -name vclock2
The SDC equivalent commands are:
rc:/> dc::create_clock -period 3 -name vclock1
rc:/> dc::create clock -period 2 -name vclock2
```

The vclock1 clock has a period of 3000 picoseconds and the vclock2 clock has a period of 2000 picoseconds.

### **Defining Multiple Clocks on the Same Point**

➤ To avoid conflicting clock specifications when using the SDC create\_generated\_clock command, use the -add option.

For example, the following clocks conflict because they have the same source points:

```
rc:/> dc::create_generated_clock -name sport1_sclk_generated_out -domain \
    DSP_CLK -source\ vox160/falc_core/pll_top_inst/CLKBUFX20_dsp1_clk/Y \
    divide_by 4 vox160/dsp2_top/logic_mod/sp_mod/p1/sck1/sclko_reg/q
rc:/> dc::create_generated_clock -name sport2_clk_out1 -domain DSP_CLK \
    -source vox160/falc_core/pll_top_inst/CLKBUFX20_dsp2_clk/Y \
    -divide_by 4 vox160/dsp2_top/logic_mod/sp_mod/p1/sck1/sclko_reg/q
```

Define the second clock in the file or to all generated clocks using the -add option; otherwise, the first clock defined will have its source points removed by the second clock.

If you define multiple clocks on the same endpoint but they are false\_path to each other, then RTL Compiler will always use the worst case scenario. For example, if you create a different clock on each input of a mux, but the select line is unconstrained, then RTL Compiler will choose the fastest clock. This also applies when you define multiple clocks on the same pin, such as a programmable divider.

April 2010 52 Product Version 9.1

### **Specifying Timing Setup Checks**

RTL Compiler will automatically put a setup check of 0 picoseconds on logic that have the clock and data inputs gated together and for which the clock controls the output.

In the following three figures, the setup check will be added to the first two gates but not the third since the clock does not control the output.

Figure 1-6 and Gate with clk Controlling Output Value



Figure 1-7 or Gate with clk Controlling Output Value



Figure 1-8 andor Gate where clk Cannot Deterministically Determine Output Value



April 2010 53 Product Version 9.1

### **Removing Clocks**

When a clock object is removed, external delays that reference it are removed, and timing exceptions referring to the clock are removed if they cannot be satisfied without the clock.

➤ Remove clocks using the <u>rm</u> command. If you have defined a clock and saved the object variable; for example as clock1, then you can remove the clock object as shown in the following example:

```
rc:/> rm $clock1
```

#### The SDC equivalent command is:

```
rc:/> dc::remove clock $clock1
```

The following example shows how to remove the clock if you have not saved the clock object as a variable:

```
rc:/> rm [find / -clock clock name]
```

#### The SDC equivalent command is:

```
rc:/> dc::remove clock [find / -clock clock name]
```

### **Finding Clock Ports**

A *clock port* is a bidirectional signal that acts as either an input to or an output from an electronic circuit and is the clock definition point.

➤ After defining the clocks, list all the clock input ports in your design using the clock ports command:

```
rc:/> clock ports [design]
```

There is no SDC equivalent command for the clock ports command.

**Note:** RTL Compiler only returns a list of input ports that connect directly to a sequential clock pin. Clock ports that go through gating elements are not counted by the clock\_ports command.



If you embed the clock\_ports command within a <u>define\_clock</u> command, then the clock waveform will be applied to all clock input ports of your design. For example, the following command applies a clock period of 3,000 picoseconds to all clock ports:

```
rc:/> define clock -period 3000 -name clock1 [clock ports]
```

### **Reporting Clocks**

- ➤ Use the <u>report clocks</u> command to generate a report on the clocks of the current design.
- ➤ Use the report\_clocks -generated command to report generated clocks.

  See Generating Clock Reports on page 122 for more information.

April 2010 55 Product Version 9.1

## **Defining Input and Output Delays**

Input delay is the arrival time of external paths at an input port relative to a clock edge, while output delay represents the delay of an external timing path from an output port to a register input of the external block. You can define the input and output delays for ports in your design relative to an edge of a previously defined clock.

Delays are set relative to a defined clock waveform. Setting external delays on ports or pins without defining the reference clock waveform is only useful if the port will be constrained by a path\_delay timing exception, which is rare. A warning is issued when using the report timing -lint command if a port has no external delays that reference clocks.

External delays are most often specified on top-level ports of your design. Timing is specified as either an input or output delay, and is specified relative to a clock edge, as shown in <u>Figure 1-9</u>.

clock
input

external\_delay on input

clock
output
external\_delay on output

Figure 1-9 External Delays on Input and Output Signals

To define input and output delays in a multi-mode environment, see <u>Chapter 5, "Performing Multi-Mode Timing Analysis."</u>

April 2010 56 Product Version 9.1

### **Setting Input Delays**

As shown in <u>Figure 1-10</u>, *input delay* is the delay between a launching clock edge and the time when an input port becomes stable.

You can apply delays to individual bits of multi-bit ports because each bit is accessible individually within the directory structure of the design.

Figure 1-10 Clock/Input Port Timing



➤ For example, the following commands create a clock and set the input delay, named in con, to 200 picoseconds, as shown in Figure 1-11 on all input ports:

```
rc:/> define_clock -name clock1 -period 2500
rc:/> external_delay -clock [find / -clock clock1] -input 200 -name in_con \
        [find /des* -port ports in/*]
```

#### The equivalent SDC commands are:

```
rc:/> dc::create_clock -period 2.5 -name clock1
rc:/> dc::set input delay .2 -clock clock1 [dc::all inputs]
```

#### Figure 1-11 Input Delay

#### Combinational Logic



#### Removing an External Delay for a Specific port

You can specify the external\_delay with respect to different clocks at any particular port. RTL Compiler keeps all the external\_delay constraints if they are referenced to different clocks. If they are referenced to the same clock, then the last one overrides the previous one.

1. To override timing constraints for any input signals with a different timing delay with reference to a different clock, you must first remove the original external\_delay, then redefine the external delay. For example, if you want to remove the external\_delay to a default clock at a certain port, then the following command removes the original external delay, then re-defines the external delay to all other ports except that port:

```
external_delay -input 500 -clock default {a b c} ==> this delay is in_delay_1
```

**2.** Next, the following commands remove the in\_delay\_1 and redefine the external\_delay without port a:

```
rc:/> rm in_delay_1
rc:/> external delay -input 500 -clock default {b c}
```

### **Setting Output Delays**

External output delay is the delay between an output becoming stable and a capturing edge of a clock, as shown in <u>Figure 1-12</u>.

#### Figure 1-12 External Output Delay



➤ Constrain ports and pins within your design using the <a href="max-delay">external\_delay</a> command. For example, the following commands create a clk2 clock, and set the output delay named out\_con to 400 picoseconds, as shown in <a href="mailto:Figure 1-12">Figure 1-12</a> on all output ports:

```
rc:/> define_clock -name clock2 -period 2500
rc:/> external_delay -clock [find / -clock clock2] -output 400 -name out_con \
    [find /des* -port ports out/*]
```

#### The SDC equivalent is:

```
rc:/> dc::create_clock -period 2.5 -name clock2
rc:/> dc::set output delay .4 -clock clock2 [dc::all outputs]
```

## **Setting External Driver and Load Constraints**

- Modifying the External Driver on page 60
- Specifying the Maximum Fanout on page 60

RTL Compiler constrains boundaries through the external\_driver, external\_pin\_cap, and max\_fanout attributes.

Use the external driver attribute to:

- Find the name of the library cell driving the port
- Find the output pin of the library cell
- Assign the driven cell information to the input ports
- ➤ Control the input drive strength by specifying a particular pin from your technology library with the <u>external\_driver</u> attribute. The following example forces the Z pin from the AN2 libcell to drive all input ports in the sheridan design:

#### The SDC equivalent command is:

```
rc:/> dc::set driving cell
```

See <u>Modifying the External Driver</u> on page 60 to control the modeling of the external driver even further.

Remove driving cell from clock pins using the following command:

```
rc:/> set attribute external driver " " [find / -port CK TD]
```

#### **Modifying the External Driver**

➤ To specify the exact input pin to use when calculating the slew and delay from the external driver, set the <a href="mailto:external\_driver\_from\_pin">external\_driver\_from\_pin</a> attribute to the input libcell pin. For example:

```
set_attribute external_driver_from_pin [find [find / -libcell AN2] -libpin A] RTL Compiler uses the worst case input pin if none is specified.
```

This is equivalent to using the SDC set\_driving\_cell command with the -from pin option.

> Specify an input slew other than 0 into the external driver input pin using the external driver input slew attribute.

```
This is equivalent to using the SDC set_driving_cell command with the -input transition rise and the -input transition fall options.
```

- > Specify RTL Compiler to ignore the design rule violations as seen by the external driver pin using the <u>ignore\_external\_driver\_drc</u> attribute. This is equivalent to the SDC set driving cell with the -no design rule option.
- ➤ Specify the number of parallel driving pins with a value greater than or equal to 0 using the <u>external non tristate drivers</u> attribute. The default value is 0.
- ➤ Specify the external capacitive load on a port using the <a href="mailto:external\_pin\_cap">external\_pin\_cap</a> attribute. The specified load will be calculated in femtofarads. The following example specifies an external capacitive load of 2 femtofarads on all output ports in the qia design:

```
rc:/> set_attribute external_pin_cap 2 /designs/gia/ports_out/*
```

The SDC equivalent command is:

```
rc:/> dc::set load
```

### **Specifying the Maximum Fanout**

➤ Specify the maximum fanout for the net connected to a port using the <u>max\_fanout</u> attribute. The resolution is 1/1000. For example, the following command sets the maximum fanout on all input and output ports to 10:

```
rc:/> set attribute max fanout 10 /designs/*
```

The SDC equivalent command is:

```
rc:/> dc::set max fanout
```

## **Specifying Operating Conditions**

- Describing the Operating Condition Attribute Values on page 61
- Overriding the Technology Library Default Operating Conditions on page 63
- Getting a List of Available Operation Conditions from the Technology Library on page 63
- Selecting Default Operating Conditions from Different Libraries on page 65
- <u>Setting Separate Operating Condition Attribute Values</u> on page 66

### **Describing the Operating Condition Attribute Values**

Operating conditions describe the process, voltage, temperature (PVT), and tree type values under which the design must operate and for which the library cells are characterized.

- Process-derating value is related to the scaling of devices from fabrication variations. Using a process number less than the nominal value usually results in smaller delays.
- Temperature is the ambient-temperature value. Using a higher chip temperature usually results in larger delays. The temperature is influenced by the chip's power dissipation, cooling, package type, and air temperature.
- Voltage is the supply-voltage value and using a higher supply voltage usually results in smaller delays.
- Tree type is the interconnect-model (see <u>Figure 1-13</u> on page 62). This value defines an RC tree topology for use in estimating net capacitance and resistance.

The tree types are used to help calculate the RTL Compiler wire delay in the design. Think of this as the time of flight for the signal to go from the driving cell's output pin to the receiving cell's input pin. Figure 1-13 shows how RC is modeled in the three tree types and what this means for the delay through the wire.

April 2010 61 Product Version 9.1

Figure 1-13 Tree Types



- best\_case\_tree estimates only the wire capacitance because the load pin is modeled adjacent to the driver. The capacitance is modeled before any resistance of the net at the output pin of the driving cell. In this case, the RC delay is 0 since the C's do not need to be charged through a resistance (the driving cell being the charger).
- worst\_case\_tree estimates both the wire capacitance and wire resistance because the load pin is modeled at the end of the wire. This puts the capacitance for each load modeled at the end of the wire, and each *leg* of the wire is assumed to have the entire R value. Delay is calculated as R\*C, so the delay to any load is:

(Total R for the net) \* (C of that load)

balanced\_tree estimates both the wire capacitance and wire resistance equally because all the load pins are modeled on equal branches of the interconnect wire. A balanced tree puts 1/nth of the R on each leg of the tree. This assumes that all the wires will be the same length in the layout. In this case, the delay is:

(R/n) \* (C of the load)

### **Overriding the Technology Library Default Operating Conditions**

While the technology library has default operating conditions, you can override them. The new values are used to scale the timing calculations.

➤ Override default values by using the <u>operating\_conditions</u> attribute to specify one of several conditions that might be available in the libraries.

Make sure that you specify the attribute on the root level ("/").

For example, suppose you want to perform synthesis using worst-case conditions. To find the available operating conditions, type the following command:

```
rc:/> find /lib* -operating condition *
```

If your technology library offers a worst-case condition that meets your needs, then type the following command:

```
rc:/> set_attribute operating_conditions worst_case /
```

The following is the SDC equivalent command:

```
rc:/> dc::set operating conditions worst case
```

For information about the available operating conditions in your technology library, consult your library vendor or foundry.

# Getting a List of Available Operation Conditions from the Technology Library

➤ Get a list of the available operating conditions in a technology library before setting operating condition values using the <u>get attribute</u> or ls -attribute commands.

The get\_attribute command is used to obtain information about a specific attribute while the ls -attribute command is used to list all the available attribute values.

For example, the following command returns the operating condition temperature for the operating condition named slow in the technology library:

```
rc:/> get_attribute temperature /libraries/techlib/operating_conditions/slow
125
```

The following example lists all the attribute values for the slow operating condition:

```
rc:/> ls -attribute /libraries/techlib/operating_conditions/slow
/libraries/slow/operating_conditions/slow (operating_condition)
Attributes:
```

```
liberty_attributes = process 1 temperature 125 tree_type balanced_tree voltage
1.62
process = 1
temperature = 125 degrees
tree_type = balanced_tree
voltage = 1.62 volts
```

➤ Use the -help option with the get\_attribute command to list all the available objects on which you can return attribute values:

```
rc:/> get attribute -help
```

April 2010 64 Product Version 9.1

### Selecting Default Operating Conditions from Different Libraries

If you have two operating conditions from two separate libraries, as shown in Example 1-2, and no operating condition is specified, then RTL Compiler picks the default\_operating\_condition from the first library specified in the <u>library</u> attribute list.

#### **Example 1-2 Two Operating Conditions From Two Libraries**

```
opcond1:
 operating conditions("WC>MILV"){
   process : 1.0 ;
   temperature : 125 ;
   voltage : 2.7;
   tree type : "worst case tree" ;
 default operating conditions : LVWC3V ;
opcond2:
 nom process : 3;
 nom temperature : 125;
 nom voltage : 2.7;
 operating conditions (MACRO LIB worst) {
     process : 3;
     temperature : 125;
     voltage : 2.7;
     tree type : balanced tree;
  }
```

If there are no default\_operating\_conditions in the libraries, then RTL Compiler creates an internally \_nominal\_ operating condition with the following characteristics in the first library:

```
/libraries/lsi_10k/operating_conditions/_nominal_
(operating_condition)
  All attributes:
    liberty_attributes = process 1.0 temperature 25.0 voltage 5.0
    process = 1
    temperature = 25 degrees
    tree_type = balanced_tree
    voltage = 5 volts
```

### **Setting Separate Operating Condition Attribute Values**

You can set the process, temperature, tree\_type, and voltage attribute values separately. When you change the attributes of an operating condition, RTL Compiler calculates the new slew and delay based on the k derating factors. Set the values within a *reasonable* range to get a useful timing report because RTL Compiler may need to extrapolate beyond the values for which the library was characterized.

Set the attributes on a specified operating condition that will be used for timing analysis.

Set the process value using the <u>process</u> attribute.

For example, the following command sets the process attribute value to 1.4 for the worst\_case operating condition:

```
rc:/> set attr process 1.4 [find /libraries -operating condition worst case]
```

Set the temperature value using the <u>temperature</u> attribute.

For example, the following command sets the temperature attribute value to 115 for the worst case operating condition:

```
rc:/> set_attr temperature 115 [find /libraries -operating_condition worst case]
```

➤ Set the tree type value using the tree type attribute.

For example, the following command sets the tree\_type attribute value to balanced tree for the worst case operating condition:

```
rc:/> set_attr tree_type balanced_tree [find /libraries -operating_condition
worst case]
```

Set the voltage value using the <u>voltage</u> attribute.

For example, the following command sets the voltage attribute value to 1.2 for the worst\_case operating condition:

```
rc:/> set attr voltage 1.2 [find /libraries -operating condition worst case]
```

## **Specifying Wire-load Models**

A wire-load model is the net resistance and capacitance (RC) model used for timing analysis, and it provides an estimate of the RC load of nets calculated from fanouts.

Wire-load models are used to calculate the loading effect of interconnect delays in the design.

By default, if an area-based wire-load model selection is supported and enabled or a default wireload model is specified, then RTL Compiler extracts this information from the technology library. You can specify a different wire-load model if needed.

- Setting the Wire-load Mode on page 68
- Finding Available Wire-load Models on page 69
- Specifying a Wire-load Model on page 69
- <u>Using Unnamed Wire-load Models</u> on page 70
- Specifying a Zero Wire-load Model on page 70
- Changing Wire-load Selection Groups on page 71
- Assigning a Different Wireload to the Input and Output Ports of a Design on page 71

April 2010 67 Product Version 9.1

### **Setting the Wire-load Mode**

The wire-load mode can be one of the following:

■ top

Uses the wire-load model of the top-level design for all the nets in all the subdesigns. Hierarchical boundary pins are not counted as fanouts.

enclosed

Uses the wire-load model of the smallest block that fully encloses the net to compute the load of the net. Hierarchical boundary pins are not counted as fanouts.

■ segmented

Divides nets that cross hierarchical boundaries into segments, with one segment for each level of hierarchy. Separate load values are computed for each segment (counting the hierarchical boundary pins as individual fanouts) and the load values are added together.

Figure 1-14 shows the wire-load modes for the three wire-load model names.

#### Figure 1-14 Wire-load Modes



Set the wire-load mode using the following command:

rc:/> set attribute wireload\_mode /

The SDC equivalent command is:

rc:/> dc::set wire load mode mode

### **Finding Available Wire-load Models**

➤ Report all available wire-load models using the following command:

```
rc:/> find /lib* -wireload *
```

You must load the technology library using the <u>library</u> attribute before running this command.

- ➤ Use the <u>report area</u> command to report the wire-load model used for each hierarchy.
- Get the wireload model specifically for each design and subdesign using the following commands:

```
rc:/> get_attribute force_wireload design_name
rc:/> get_attribute force_wireload subdesign_name
```

If you know the instance name, then use the following command:

```
rc:/> get_attribute force_wireload [get_attribute subdesign instance_name]
```

### **Specifying a Wire-load Model**

➤ Specify the wire-load model to be used during synthesis by setting the value of the force\_wireload attribute to a wire-load model in the technology library on a particular design.

The following example specifies the 1x1 wire-load model on the chekov design:

```
rc:/> set attribute force wireload 1x1 chekov
```

The SDC equivalent command is:

```
rc:/> dc::set wire load model 1x1 chekov
```

You must elaborate the design using the <u>elaborate</u> command before you can specify wire-load models. The wire-load model is defined in the technology library.

Specify a custom wire-load model from a library that contains multiple libraries using the following command:

```
rc:/> set_attribute force_wireload [find | find / -library lib_name] \
    -wireload wireload model] [find / -design design name]
```

The SDC equivalent command is:

```
rc:/> dc::set_wire_load_model [find [find / -library lib_name] \
    -wireload_wireload_model] [find / -design_design_name]
```

For example, the following command specifies that the CU\_LARGE wire-load model from the library nlc18 cwlm be used with the design alu.

#### The SDC equivalent command is:

```
rc:/> dc::set wire load model -name CU LARGE -library nlc18 cwlm
```

Use a custom wire-load model by overriding the default wire-load model from the technology library using the following command:

```
rc:/> set attribute force wireload wireload model design name
```

#### The SDC equivalent command is:

```
rc:/> dc::set wire load model wireload model design name
```

Retrieve the wire-load model for a particular design using the <u>wireload</u> read-only attribute:

```
rc:/> get_attribute wireload top
/libraries/techlib/wireload models/1x1
```

➤ List the contents of a particular wire-load model using the -attribute and -long options of the <u>ls</u> command:

```
rc:/> ls -a -l /libraries/CDE/wireload models/CDE13 Aggressive
```

In the above example, CDE is the library name and CDE13\_Aggressive is the wire-load model.

### **Using Unnamed Wire-load Models**

If RTL Compiler encounters an unnamed wire-load model (a wire-load model without a header) in the technology library, then it assigns the wire-load model a name using the following convention:

```
unnamed_wlm_<lib_file_name>_<row>_<col>_<id>
```

- lib file name is the name of the library file
- row and col point to the location within the library file by row and column
- id is a numerical identifier (usually "1")

The named wire-load model is then processed as if you had assigned it a name.

### **Specifying a Zero Wire-load Model**

➤ Use the none argument with the force\_wireload attribute to prevent the use of wire-load models. You can specify a zero wire-load model on a particular subdesign or on the entire design.

The following example prevents wire-load models from being used on the entire design:

```
rc:/> set_attribute wireload_mode top /
rc:/> set_attribute force_wireload none /designs/*
```

The following are the SDC equivalent commands:

```
rc:/> dc::set_wire_load_mode top
rc:/> dc::set wire load model -name none
```

**Note:** Use these two commands if you want to perform zero wire-load timing analysis on the design.

### **Changing Wire-load Selection Groups**

By default, RTL Compiler uses the wire-load selection group as defined in the technology library.

➤ Choose a different selection group using the following attribute:

```
rc:/> set attribute <a href="wireload selection">wireload selection</a> wc group /
```

The following is the SDC equivalent command:

```
rc:/> dc::set wire load selection group group name
```

Make sure that you specify the attribute on the root-level ("/"). The wc\_group value must be defined in the technology library.

➤ List the available wire-loads and wire-load selection groups using the ls command, as shown in the following example:

```
rc:/> ls /libraries/tutorial/wireload_models
/libraries/tutorial/wireload_models:
./ AL_LARGE AL_MEDIUM AL_SMALL CU_LARGE CU_MEDIUM CU_SMALL
rc:/> ls /libraries/tutorial/wireload_selections
/libraries/tutorial/wireload_selections:
./ ALUMINUM COPPER
```

### Assigning a Different Wireload to the Input and Output Ports of a Design

When the wires to and from ports within a module are longer than a typical wire between logic elements, you can assign a different wireload to the input and output ports of the design from the rest of the design.

Specify the wire-load model to use for this port using the <u>external\_wireload\_model</u> attribute.

For example, the following command applies the wireload model named example to all the outputs of a design:

```
rc:/> set_attribute external_wireload_model [find / -wireload example] \dots /designs/*/ports out/*
```

## **Setting Timing Exceptions**

A *timing exception* is an exception to RTL Compiler's default (single-cycle) timing behavior. For each place in the design that does not conform to the default behavior, you must specify a timing exception. Timing exceptions are timing paths in a design that you either do not want RTL Compiler to optimize or you want to optimize with more relaxed constraints.

By default, for designs that have only one clock, RTL Compiler uses one clock cycle as the interval between the launching clock edge and the receiving clock edge for timing analysis. For designs with paths that are between two different clock domains, RTL Compiler uses the smallest non-negative interval between the launch edge of clk 1 and the receiving edge of clk 2 for timing analysis, as shown in Figure 1-15. These intervals are also used to determine whether optimization was successful.

Figure 1-15 Defining Timing Constraints



To override this default behavior, specify a timing exception.

Before performing timing analysis, you must specify a set of timing constraints that define the synchronous behavior of the design. Apply timing exceptions to describe exceptions to the synchronous design.

There are three kinds of timing exceptions:

- A false path indicates that the particular timing path does not propagate a signal. A false path timing exception specifies an *infinite* number of clock cycles as the interval time. Any path in a design that you do not want RTL Compiler to time and optimize must be specified as a false path. By default, timing paths that cross clock domains are automatically false pathed. See Specifying a False Path on page 73.
- Multicycle paths, which require more than one clock cycle to propagate data, specify a finite number of clock cycles for the interval. See <u>Overriding the Default Timing</u> <u>Constraint for Multi-Cycle Paths</u> on page 75.

April 2010 72 Product Version 9.1

■ Paths delays are timing constraints for paths that meet the specified criteria. See Specifying Path Delays on page 77.

#### **Timing Exception Priority**

RTL Compiler sets the priority on timing exceptions in the following order:

- false paths
- path delays
- multicycle paths

You can check the priority attributes in the following directory:

```
"/des*/*/timing/exceptions
```

See <u>Reporting Timing Exceptions</u> on page 139 for information on how to use the report timing command to report timing exceptions.

See <u>Handling Timing Exceptions</u> on page 197 for troubleshooting tips on timing exception issues.

To define exceptions in a multi-mode environment, see <u>Chapter 5, "Performing Multi-Mode Timing Analysis."</u>

#### Specifying a False Path

A *false path* is a path that will never be used, thus, it does not need to meet timing requirements. Signals that activate test modes are examples of false paths. Avoid timing violations by setting false path exceptions.

If a timing path does not propagate a signal, you can declare it as a functional false path. RTL Compiler will then not work on this path for timing.

- ➤ Use the <u>path\_disable</u> command to disable timing analysis for specified paths. A path that satisfies this exception does not have a timing constraint set on it and hence, is not considered to be timing critical.
- Use the -from option to specify a clock object, input port of a design, and clock pins of flip-flops.

For example, the following command performs a path disable from all the start points that fan out to req1/D:

```
rc:/> path_disable -from [fanin -startpoint reg1/D] -to reg1/D
```

■ Use the -to option to specify a clock object, output ports of a design, and input D pins of flip-flops.

The following command performs a path disable on all the endpoints to which reg1/CK fans out:

```
rc:/> path disable -to [fanout -endpoint reg1/CK] -from reg1/CK
```

The following is the SDC equivalent command:

```
rc:/> dc::set false path
```

**Note:** Using the path\_disable command for flip-flops as the start and endpoints do not need to reference the pins of the flip-flops.

■ Use the -through option to specify a sequence of points, ports, pins of hierarchical blocks, or pins of sequential cells.

False paths are sometimes associated with multiplexers that are driven by the same select lines ensuring that certain paths through the muxes are not possible. Consider the example shown in <u>Figure 1-16</u>. Since the select line is common, paths  $\mathbb{A}$  -  $\mathbb{D}$  -  $\mathbb{E}$  and  $\mathbb{B}$  -  $\mathbb{C}$  -  $\mathbb{E}$  are false paths and have to be disabled for timing analysis.

Figure 1-16 False Paths



All path\_disable exceptions are stored in the following location:

/designs/design\_name/timing/exceptions/path disables/exception\_name

➤ Find stored path-disable exceptions using the find command with the -exception option.

**Note:** Setting false paths on hierarchical pins preserves RTL Compiler generated multiplexer/datapath hierarchies. For example, if you have the following SDC constraint:

set\_false\_path - from xyz - through [get\_pins - hierarchical inst\_xyz/\*]
then this causes RTL Compiler to preserve all the artificial multiplexer hierarchies since they

have a constraint sitting on their pins. Try to workaround this issue, by writing the SDC constraint in a different way.

To define false paths in a multi-mode environment, see <u>Chapter 5</u>, "<u>Performing Multi-Mode Timing Analysis</u>."

#### Overriding the Default Timing Constraint for Multi-Cycle Paths

A *multi-cycle path* is a timing path that does not propagate a signal in one cycle. You can change the default behavior for multi-cycle paths.

By default, RTL Compiler uses single clock cycle timing for all paths, which means that data should reach from the startpoint to the endpoint in one clock cycle.

The default timing constraint corresponds to a launch shift of 0 and a capture shift of 1. Incrementing the launch shift value moves the launch one cycle earlier. Incrementing the capture shift value moves the capture one cycle later. The shift values are not limited to the values shown in Figure 1-15; any integer values may be used.

The multi\_cycle command creates a timing exception object that overrides the default clock edge relationship for certain paths in the design. The numbers under each rising edge shown in <u>Figure 1-15</u> indicate the shift values that correspond to that edge.

➤ Specify any pair of edges to use for the timing constraint using the launch\_shift and capture shift options with the <u>multi cycle</u> command.

#### The SDC equivalent command is:

```
rc:/> dc::set multicycle path
```

For example, consider the two clock waveforms shown in <u>Figure 1-17</u>. The upper clock launches a path at a rising-edge triggered flip-flop and the lower clock captures that path at the D pin of another rising-edge triggered flip-flop. There are four launch clock periods for every three capture clock periods. By default, RTL Compiler computes timing relationships based on the shortest positive difference between rising edges on the two waveforms (shown by the arrow).

April 2010 75 Product Version 9.1

Figure 1-17 Launching and Capturing Clocks



The numbers under each rising edge indicate the shift values that correspond to that edge. The default timing constraint corresponds to a launch shift of 0 and a capture shift of 1. Incrementing the launch shift value moves the launch one cycle earlier. Incrementing the capture shift value moves the capture one cycle later. The shift values are not limited to the values shown in the example; any integral value may be used.

➤ Change the timing relationship to use the third rising edge of the launch clock and the third rising edge of the capture clock using the following command:

The command applies to all paths being launched at the 400 MHz clock and captured at the 300 MHz clock.

To define multicycle paths in a multi-mode environment, see <u>Chapter 5, "Performing Multi-Mode Timing Analysis."</u>

#### Specifying Path Delays

- Creating a Timing Exception Object on page 77
- Assigning Paths to a Cost Group on page 78
- Specifying Path Exceptions on page 78
- Setting Path Exception Priorities on page 79
- Breaking the Path of a Specified Pin on page 79

For information on how to direct timing optimizations for specifying paths, see <u>Modifying Path</u> <u>Constraints</u> on page 103.

To define path delays in a multi-mode environment, see <u>Chapter 5</u>, "<u>Performing Multi-Mode Timing Analysis</u>."

#### **Creating a Timing Exception Object**

In RTL Compiler, objects are general terms for items within the design information hierarchy. A *timing exception object* is a timing exception located in the following RTL Compiler design directory:

```
/designs/design name/timing/exceptions/
```

- ➤ Use the <u>path\_delay</u> command to create a timing exception object that lets you specify the timing constraint for paths that meet the criteria. The command returns the directory path to the object that it creates.
- ➤ Create a meaningful handle in the: /designs/\*/timing/exceptions/ path delays directory by specifying the -name option as follows:

```
rc:/> path_delay -delay 5000 -from [find / -port a] -name override
/designs/alu/timing/exceptions/path_delays/override
```

#### The SDC equivalent command is:

```
rc:/> dc::set_max_delay
```

➤ Use the find command to search for a named timing exception:

```
rc:/> find / -exception override \
    /designs/alu/timing/exceptions/path_delays/override
```

➤ Use the rm command to remove a named timing exception:

> Save the timing exception for future reference using a Tcl variable. For example:

```
rc:/> set override [path delay -delay 5000 -from [find / -port a]]
```

RTL Compiler provides an exception name (or handle) if the -name option is not specified.

The path delays are located in the following RTL Compiler design directory:

```
/designs/design name/timing/exceptions/path delays
```

#### **Assigning Paths to a Cost Group**

A *cost group* is a set of critical paths to which you can apply weights or priorities that the optimizer will recognize. Paths assigned to a cost group are called path groups. See <u>Creating Path Groups</u> and <u>Cost Groups</u> on page 98 for detailed information.

To define path groups in a multi-mode environment, see <u>Chapter 5</u>, "<u>Performing Multi-Mode Timing Analysis</u>."

#### **Specifying Path Exceptions**

➤ Use the <u>specify\_paths</u> command to create a string that indicates the path of a particular timing exception and as an argument to the -paths option to the timing exception commands.

The specify\_paths command gives you more detailed control when specifying timing exceptions than the -from, -through, -to options alone could provide. For example, the following command specifies that the path\_disable command should be applied to paths that are launched by the clk1 clock and start with a rise pin transition as their startpoint:

```
rc:/> path disable -paths [specify paths -from rise pin clk1]
```

**Note:** Although the above example specified the <code>-from\_rise\_pin</code> option, it was possible to use a clock object. See the option arguments for a complete list of permissible objects. The following example specifies the <code>-to fall clock</code> option but uses a pin object:

```
rc:/> path disable -paths [specify paths -to fall clock ff1/D]
```

The above example specifies that the path\_disable command should be applied to paths that end at the ff1/D pin and are captured by a falling edge of an ideal clock waveform.

#### **Setting Path Exception Priorities**

If a timing path satisfies two conflicting timing exceptions, then you can tell RTL Compiler to use one and not the other.

Set a higher priority on the desired exception using the <u>user\_priority</u> attribute. For example:

```
rc:/> set_attribute user_priority 5 $my_multi_cycle
rc:/> set_attribute user_priority 4 $other_exception
Default: 0
```

To learn how to make all paths through a certain pin use default timing constraints, see Reporting and Adjusting Path Exceptions on page 198 and Handling Timing Exceptions on page 197.

#### Breaking the Path of a Specified Pin

Break the path of a specified pin using the following attribute:

```
rc:/> break timing paths {true | false | propagate slews}
```

- Set this attribute to true to set external delays on specified pins. They can then function as -to, -through, or -from points in path exception commands. Timing will consider the breakpoint as an endpoint.
- Set the attribute to false to prevent the slew values from propagating through the specified pin. The input slew at the driven pins will be 0.
- If the attribute is set to propagate\_slews, then the slew will propagate from the driver.

  The load on the net is unaffected by the break\_timing\_paths attribute.

April 2010 79 Product Version 9.1

### **Setting Data-to-Data Checks**

You can also apply setup checks between two data pins. It is similar to clock-to-data setup checks, except that the from-pin (also called the related pin) is not a clock pin, but a data pin. The data-to-data timing check is a zero-cycle relationship between the two data signals. This differs from the usual clock-to-data setup checks where the data edge is usually one cycle away from the clock edge.

**Note:** Setting data-to-data checks breaks the timing paths at the to-pin.

The data-to-data check can be specified in one of the following ways:

- Using the SDC set data check command.
- In the library with timing arcs of type non\_seq\_setup\_rising and non\_seq\_setup falling

To compute the data-to-data checks, the tool must calculate the minimum delay paths to the from\_pin. This is similar to considering the minimum clock latency of the clock for a setup check. The minimum delays are only computed on the paths that reach the from\_pin of the data-to-data setup check. On those minimum delay paths, the <a href="main\_delay">has\_min\_delay</a> pin and port attributes are set to true. You can check the minimum delays with the <a href="main\_timing\_arcs">min\_timing\_arcs</a> and <a href="main\_slew">min\_slew</a> pin attributes.

**Note:** Only setup data-to-data checks are supported. Hold data-to-data checks are ignored.

#### **Specifying Data-to-Data Checks with SDC**

The following command specifies a data-to-data check of 2.0 from pin U1/B to pin U1/A rc:/ > dc::set data check -from U1/B -to U1/A -setup 2.0

The setup between the two data pins U1/B and U1/A is illustrated in Figure 1-18.

Figure 1-18 Data-to-Data Check



#### Data-to-data check timing arcs from the library

Data-to-data checks can be specified in your library with timing arcs of type non\_seq\_setup\_rising and non\_seq\_setup\_falling. In this case, the setup value is computed from the library delay table based on the transition times of both data pins.

To infer these timing arcs from the library, you must set the following root attribute:

```
set attribute timing disable non sequential checks true /
```

**Note:** By default, these timing arcs are not taken into account.

#### How to enable data-to-data checks on non endpoint pins

By default, data-to-data checks are disabled on from\_pins (constrained pins) that are not endpoints of the design. This prevents that timing paths are broken at the to\_pin when inserting the data-to-data check.

➤ To change the default behavior use the tim ignore data check for non endpoint pins root attribute.

The default value is true.

Set this attribute to false to enable the data-to-data checks on all pins, including pins that are not endpoints.

Set this attribute to sdc\_set\_data\_check\_only to only ignore data-to-data checks that are created using the SDC set\_data\_check command and that are set on a constrained pin that is not an endpoint.

Set this attribute to <code>lib\_non\_seq\_setup\_only</code> to only ignore data-to-data checks specified on instances whose library cells have timing arcs of type <code>non\_seq\_setup\_rising</code> or <code>non\_seq\_setup\_falling</code> and for which the related pin is not an endpoint.

#### **Disabling Data-to-Data Checks**

By default, the data-to-data checks specified with the SDC commands are enabled, while the data-to-data checks specified in the library are by default disabled.

> To disable all data-to-data checks, set the following attribute **before** loading the design:

```
set attribute enable data check false /
```

### **Setting Design Rule Constraints**

Design constraints consist of design rule constraints (DRCs), design environment constraints, and top-level boundary constraints. RTL Compiler tries to satisfy the design rule constraints, optimize for speed, area, and power while using the environmental constraints and the top-level boundary constraints to describe the *context* of the design.

This section includes the following information:

- Controlling the Use of Design Rule Constraints From the Technology Library on page 82
- Specifying the Maximum Fanout Limit on page 83
- Specifying the Maximum Capacitance Limit on page 83
- Specifying the Maximum Transition Limit on page 84

Note: When setting constraints, constraints set on a design override the library constraints.

# Controlling the Use of Design Rule Constraints From the Technology Library

Design rule constraints are imposed on synthesis by the physical limitations of the technology library chosen to implement a design. Design rules include the following three elements:

- Maximum capacitance per net
- Maximum fanout per gate
- Maximum transition time of a signal

These three constraints are used together to ensure that the library limits are not exceeded. You can set looser design rule constraints than the ones listed in the technology library by using the <code>ignore\_library\_drc</code> attribute with the <code>max\_capacitance</code>, <code>max\_fanout</code>, and <code>max\_transition</code> attributes to control the use of design rule constraints from the technology library.

➤ To force RTL Compiler to ignore design rule constraints specified in the technology library, set the <u>ignore library drc</u> attribute to true. For example:

```
rc:/> set attribute ignore library drc true /designs/designname
```



Use the ignore\_library\_drc attribute with care. The ignore\_library\_drc attribute only applies to the top-level module and all subdesigns.

#### **Specifying the Maximum Fanout Limit**

Each input pin of every gate in the technology library has a fanout-load attribute. The fanout load increases the capacitance the driver must charge and discharge. The sum of all the fanout loads connected to an output cannot exceed the maximum fanout limit.

Using the max\_fanout command limits the number of gates driven by an output. Setting a maximum fanout limit on a port specifies that the net connected to that port to have a total fanout load that is less than the value you specify. Setting a maximum fanout limit on a design sets the default maximum fanout for that design. See <u>Generating a Net Report</u> on page 157 for an example net report.

Specify a maximum fanout design rule limit for all nets in a design or on a port using the max fanout attribute on a top-level block or port:

```
rc:/> set_attribute max_fanout value [design|port]
```

where value is an integer or no\_value.

The following is the SDC equivalent command:

```
rc:/> dc::set_max_fanout
```

If this attribute is set, then use the <u>report design\_rules</u> command to report design rule violations. Even if you have not specified any constraints, rules may still be inferred from the technology library. See <u>DRV Report for max\_fanout</u> on page 155 for an example report.

> Return the total fanout cost of a design using the max fanout cost attribute.

#### **Specifying the Maximum Capacitance Limit**

The load on a net is comprised of the fanout and interconnect capacitance. The capacitance of a wire is detailed in the wire-load model.

Setting a maximum capacitance limit on a port specifies that the net connected to that port to have a total capacitance that is less than the value you specify. Setting a maximum capacitance limit on a design sets the default maximum capacitance for that design.

Specify a maximum capacitance limit for all nets in a design or on a port using the max\_capacitance attribute on a top-level block or port:

```
rc:/> set attribute max capacitance value [design|port]
```

where value is an integer for the capacitance in femtofarads or no value.

The following is the SDC equivalent command:

```
rc:/> dc::set max capacitance
```

**Note:** If this attribute is set, then use the report design\_rules command to report design rule violations. Even if you have not specified any constraints, rules may still be inferred from port attributes or from the technology library. See <u>DRV Report for max capacitance</u> on page 154 for an example report.

➤ Return the total capacitance cost of a design using the max cap cost attribute.

#### **Specifying the Maximum Transition Limit**

The transition time is the amount of time it takes for a signal to change from one logic state to another and is a product of the signal-line capacitance and resistance on a wire. The wire-load model details the capacitance and resistance characteristics.

The max\_transisiton attribute sets a maximum transition limit for the nets attached to specified ports or designs. Setting a maximum transition limit on a port specifies that the port's transition time is less than the value you specify. Setting a maximum transition limit on a design sets the default maximum transition for that design.

Specify a maximum transition design rule limit for all nets in a design or on a port using the <u>max transition</u> attribute on a top-level block or port:

```
rc:/> set_attribute max_transition value [design|port]
where value is an integer or no value.
```

The following is the SDC equivalent command:

```
rc:/> dc::set max transition 0.5 [get designs designname]
```

If this attribute is set, then use the <u>report design\_rules</u> command to report design rule violations. Even if you have not specified any constraints, rules may still be inferred from the technology library.

```
rc:/> report design rules [design]... [> file]
```

See <u>DRV Report for max transition</u> on page 153 for an example report.

> Return the total transition time of a design using the max trans cost attribute.

April 2010 84 Product Version 9.1

### **Disabling Timing Arcs**

- <u>Disabling Timing Arcs for Library Cells</u> on page 86
- Disabling Timing Arcs for a Specified Instance on page 87
- Propagating Case Logic Downstream on page 88

*Timing arcs*, also called libarcs, define the timing relationships between pins on the same cell or net. Cell arcs describe the cell's internal pin-to-pin timing and are defined in the technology library cell description. Net arcs are defined by the operating conditions, which specify the type of resistance-capacitance (RC) tree model to use.

Timing analysis uses timing arcs to describe the delay from each input to each output, and the constraints between input pins, such as setup and hold, or minimum pulse width.

#### You can

- Disable cell arcs in your design to break a combinational feedback loop or to remove an undesired path from timing analysis. Disabling a pin disables all timing arcs to that pin.
- Disable a timing arc or pin on a library cell, which causes the specified arcs to be disabled on all instances of that library cell.
- Disable or break timing arcs of library cells for synthesis and static timing analysis using one of the following methods:
  - Set the <u>enabled</u> attribute to false on the RTL Compiler design data structure object called libarc, which represents a timing arc within the technology library.
  - Add the libarcs you want to disable to the <u>disabled\_arcs</u> attribute under the instance.

**Note:** When setting constraints, the constraints set on a design override the library constraints.

April 2010 85 Product Version 9.1

#### **Disabling Timing Arcs for Library Cells**

➤ Use the <u>find</u> command to list all the libarc objects on a specified pin of a library cell.

As shown in Example 1-3, the following command lists the libarc objects on the CO output pin of the ADDFXL library cell:

```
rc:/> find ADDFXL/CO -libarc *
```

#### **Example 1-3 libarc Objects**

```
/libraries/slow/libcells/ADDFXL/CO/inarcs/A_n92
/libraries/slow/libcells/ADDFXL/CO/inarcs/A_n91
/libraries/slow/libcells/ADDFXL/CO/inarcs/B_n92
/libraries/slow/libcells/ADDFXL/CO/inarcs/B_n91
/libraries/slow/libcells/ADDFXL/CO/inarcs/CI_n90
/libraries/slow/libcells/ADDFXL/CO/inarcs/B_n90
/libraries/slow/libcells/ADDFXL/CO/inarcs/A_n90
```

The libarc objects have the following attributes defined:

■ enabled

The enabled attribute is true by default unless RTL Compiler does not support those timing arcs (for example, borrow arcs in flops).

- ➤ Set the <u>enabled</u> attribute to false to break timing arcs.
- from pin

The <u>from pin</u> attribute specifies the path to the start pin of the timing arc.

Because the libarc object is located under the to\_pin object, there is no need for a separate attribute to specify the termination or destination pin.

type

Represents the timing arc type.

For example, the following attributes on the libarc object called  $A_n92$  are listed in Example 1-3:

```
ls -a -l /libraries/slow/libcells/ADDFXL/CO/inarcs/A_n92
/libraries/slow/libcells/ADDFXL/CO/inarcs/A_n92 (libarc)
All attributes:
    enabled = true
    from_pin = /libraries/slow/libcells/ADDFXL/
    type = combo arc
```

➤ To break the timing arc from the A input pin to the CO output pin for the ADDFXL cell, set the following attribute:

```
rc:/> set attribute <a href="mailto:enabled">enabled</a> 0 /libraries/slow/libcells/ADDFXL/CO/inarcs/A n92
```

➤ To break all timing arcs leading to the CO output pin for the ADDFXL cell, set the following attribute:

```
rc:/> set attribute enabled 0 /libraries/slow/libcells/ADDFXL/CO/inarcs/*
```

#### **Disabling Timing Arcs for a Specified Instance**

The other option for disabling timing arcs affects only the specified instance and not all the references of the library cell.

Note: You can only disable arcs of mapped instances.

Every instance has an attribute called disabled\_arcs, which is a Tcl list of *libarc* objects. The list is empty by default, but you can add the *libarc* objects that you want to disable for a given instance.

➤ Disable or break timing arcs (path delay) of library cells for synthesis and static timing analysis using the <u>disabled arcs</u> command.

For example, you have a p6305A instance of the ADDFXL library cell. To disable all timing arcs leading to the CO pin for the p6305A instance, type the following:

```
rc:/> set_attribute disabled_arcs [find ADDFXL/CO -libarc *] \
    [find . -instance p6305A]
```

The following is the SDC equivalent command:

```
rc:/> dc::set_disable_timing [find ADDFXL/CO -libarc *] \
    [find . -instance p6305A]
```

The following command disables all the timing arcs from the A1 pin to Z in the p0553A instance, which is an AND2D1 cell in the design after mapping to the technology library, as shown in Figure 1-19:

```
rc:/>set_attribute disabled_arcs [find ./lib*/*/libcells/AND2D1 -libarc \ A1_n90] [find ./ -instance p0553A]
```

#### Figure 1-19 Disabling an Instance Timing Arcs



#### **Propagating Case Logic Downstream**

You can propagate both clock signals and case logic downstream if loop breakers cause an interruption. See <u>Handling Combinational Feedback Loops</u> on page 201 for detailed information.

➤ Force a specified pin or port to assume the specified logic value for timing analysis using the following attribute:

```
timing_case_logic_value {0 | 1 | no_value}
```

You can set this attribute on mapped leaf (combinational) instance pins, hierarchical boundary pins, outputs pins of sequential cells, and on input ports. The timing engine automatically sets the logic constants to their appropriate value.

April 2010 88 Product Version 9.1

### **Specifying Latch Time Borrow Values**

Latch Time Borrowing or cycle stealing, is an analysis technique in which a portion of a path borrows timing margin from the next stage of the design, when the next stage is a level-sensitive latch operating in transparent mode.

Latch-based designs often use multi-phase, non-overlapping clocks to control successive registers in a data path. In these cases, you can use time borrowing to lessen the constraints on successive paths.

Designs containing latches are more complex than edge-triggered flip-flop designs because latches are transparent for a finite time during which the D input may stabilize and the logic following the Q output could begin evaluation. Time borrowing is based on this assumption.

In a physical circuit, optimal time borrowing automatically occurs. The logic following the Q output is always updated with the latest value passing from D through the latch, so that when D is stable, the computation for logic following the Q output begins immediately. Time borrowing is an attempt to model this behavior in timing analysis. However, it is always conservative in comparison to the real circuit.

Time borrowing does *not* do the following

- Modify the circuit
- Add a delay to the clock net
- Re-time (move logic from one side of the sequential element to the other)

This section shows how to set the latch analysis mode to max\_borrow to put all of the slack on one side of the latch.

See <u>Analyzing Latch-Based Designs</u> on page 161 for information on analyzing latch-based designs using time borrowing (cycle stealing) to borrow time to meet timing constraints.

➤ Use the <u>latch\_borrow</u> attribute to specify latch time borrow values if you do not want to use the dynamically computed ones. The slack on the D and Q sides of the latches will be computed assuming the specified borrow value.

The example in <u>Figure 1-20</u> assumes that the enable pin of the latch is driven by the defined clock signal and the designated 300 ps will enter the timing calculations. In effect, it means that the latched output is valid 300 ps after the rising edge of the clock.

Without setting the latch\_borrow attribute, a latch circuit inferred will show a slack of about 1200 ps assuming there is no launch delay on the input port since the timing calculator will assume that the evaluation can arrive till the clock goes low disabling the gate of the latch. A latch borrow of 0 ps setting will cause a timing violation of 300 ps

April 2010 89 Product Version 9.1

since the timing engine assumes that the edge launching the input also latches the evaluation. A latch borrow setting of 300 ps clears the violation.

rc:/> set attribute latch borrow 300 [find ./ -design test top]

Figure 1-20 Latch Borrow Example



➤ Specify the maximum time that can be borrowed by one cycle from the next cycle to meet timing constraints using the latch max borrow attribute. For example:

```
rc:/> latch max borrow {float | no value}
```

#### The SDC equivalent command is:

rc:/> dc::set\_max\_time\_borrow

The specified value must be an integer greater or equal to 0 (decimal values are rounded to the nearest integer) or no\_value. This attribute is available on latch cells, clocks, clock (enable) pins, data pins, or on a design. If the attribute is set on multiple objects that overlap each other, for example a latch instance and its data pin, then the minimum value will be taken. If the latch\_borrow attribute has already been set, then the latch\_max\_borrow attribute is ignored.

April 2010 90 Product Version 9.1

### **Handling Ideal Nets**

In RTL Compiler you can set ideal nets either explicitly or implicitly. RTL Compiler will never idealize a net based on the number of fanouts.

➤ Set the <u>ideal\_driver</u> attribute to true or 1 to explicitly specify ideal nets.

Depending on your design requirements, this forces RTL Compiler to ignore transition delays, connect delays, and design rule constraints of a pin or port.

For example, to set an ideal net, type the following command:

```
rc:/> set attribute ideal driver 1 pin_name/port_name
```

The following is the SDC equivalent command:

```
rc:/> dc::set_ideal_net
```

Set this attribute only on a primary input or output of an instance. When this attribute is set, RTL Compiler will not

- Insert buffers.
- Check design rule constraints (DRC).
- Perform fixes on the net.
- Upsize or split the driver on the specified pin or port.
- Consider the loading effect on the net.

RTL Compiler implicitly sets an ideal net if the driving pin or port is

- A pin of a sequential element that is an asynchronous set or reset. You can check for this attribute by using the ls -long -attribute command on the pin or libcell.
- A pin of a sequential element that is a clock pin. You can check for this attribute by using the ls -long -attribute command on the pin or libcell.
- Any input pin of a sequential element that has no setup arc. That is, any sequential element that may be asynchronous.
- ➤ Use the <u>causes\_ideal\_net</u> attribute to see whether a specified pin is causing its net to become an ideal net.

For example, the following command queries whether the inl[1] input pin is causing its net to become ideal:

#### **Nets with Asynchronous and Synchronous Loads**

For those nets that have both asynchronous and synchronous loads, RTL Compiler by default will only treat the asynchronous loads as ideal and not the entire net. Only the synchronous loads will be used to compute the total load capacitance of these nets during timing and optimization. For example, if there are 20 asynchronous reset loads on a net and each has a load capacitance of 100 and there is also two D-pin loads and each has a load capacitance of 150, the total load capacitance of the net is:

When a net has an inverter or buffer tree that in turn drives the synchronous or asynchronous loads, then any asynchronous pin of a register is considered to be an asynchronous load. Any inverter or buffer that drives \*only\* other asynchronous loads is itself considered to be an asynchronous load for its driver net. Thus, if a buffer or inverter tree drives asynchronous or synchronous loads, the asynchronous selection process is propagated backwards through the chain of buffers or inverter.



In the diagram above, the drivers with synchronous loads are in black. Other nets have zero capacitance because they do not have any synchronous loads.

April 2010 92 Product Version 9.1

As an example, assume the following capacitance values for the diagram above:

- RST = 10
- D = 15
- Buffer = 5
- Inverter = 5

The load at point A would be:

$$0 + 0 + 5 = 5$$

The load at point B would be:

$$0 + 0 = 0$$

The load at point C would be:

$$0 + 5 = 5$$

The load at point D would be 15.

April 2010 94 Product Version 9.1

### **Setting Optimization Constraints**

- Overview of Optimization Constraints on page 96
- Creating Path Groups and Cost Groups on page 98
- Modifying Path Constraints on page 103
- Preserving Instances and Modules on page 104
- Grouping and Ungrouping Objects on page 106
- Setting Boundary Optimization on page 107
- <u>Deleting Unused Sequential Instances</u> on page 108
- Optimizing Total Negative Slack (TNS) on page 109
- Creating Hard Regions on page 110
- Making Design Rule Constraints (DRC) the Highest Priority on page 111

### **Overview of Optimization Constraints**

This chapter describes how to set optimization constraints before synthesis.

In addition to applying design constraints, you can use optimization strategies to get the desired performance goals from synthesis. You can

- Preserve instances and modules
- Group and ungroup instances or subdesigns
- Control boundary optimization of hierarchical instances
- Map to complex sequential cells
- Flatten arrays and memories
- Specify ideal nets
- Disable timing arcs
- Create path groups and cost groups
- Optimize total negative slack
- Make DRC the highest priority

Read target libraries

Read HDL files

Elaborate design

Set timing and design constraints

Set optimization constraints

Verify constraints

Synthesize design

Perform timing analysis

Meet

constraints?

No

Figure 2-1 Timing Analysis Flow in Single Mode

### **Creating Path Groups and Cost Groups**

### Important

By default, RTL Compiler attempts to optimize a timing path with the worst negative slack (WNS). If RTL Compiler is able to optimize the WNS path so that it meets timing, then RTL Compiler optimizes the path with the next WNS. This continues until all paths meet their timing goals. However, if in this process, RTL Compiler is unable to optimize a path so that it meets timing, then it will not move to the next worst path, and RTL Compiler will halt the optimization process.

To work around this default behavior, group timing paths into different cost groups. When multiple cost groups exist, RTL Compiler will optimize the WNS path in each cost group. If it cannot meet the timing goal for the WNS path in a cost group, then RTL Compiler will continue to try and optimize the WNS paths in each of the other cost groups.

A *cost group* is a set of critical paths to which you can apply weights or priorities that the optimizer will recognize. Paths assigned to a cost group are called path groups.

A path group is a group of related paths, grouped either by the define\_clock command or by the path\_group command.

### /Important

By default, paths whose endpoints are clocked by the same clock are assigned to the same path group.

#### **Organizing Paths into Groups**

Organize timing paths in your design into the following four cost groups:

- Input-to-Output paths (I2O)
- Input-to-Register paths (I2C)
- Register-to-Register (C2C)
- Register-to-Output paths (C2O)

Organizing paths in the design into groups is helpful when generating timing analysis reports. By default, the timing report shows the critical path from each path group. The critical path is the timing path in the design with the greatest amount of negative slack (margin).

April 2010 98 Product Version 9.1

The value or weight that you specify for a cost group is not meaningful as an absolute value, but as a ratio to the weight of other cost group paths. For example, if you create three cost groups with weights of 1, 1, and 2, then the cost group with a weight of 2 will get twice the effort from RTL Compiler as the groups with a weight of 1.

The mapper sets a different target, the worst or most critical path for each cost group, and works on it separately. RTL Compiler performs incremental optimization on each path separately. The costing function takes into account the weight of the cost group and multiplies it to the worst slack for scoring.

To set up path groups:

- 1. Create the cost group using the <u>define cost group</u> command.
- 2. Add a specified path group to the cost group using the <a href="mailto:path\_group">path\_group</a> command.

As with all other timing exceptions, at least one of the to, through, or from options is required. The path group exception works well with other exceptions.

➤ To control the focus of optimization, you can specify particular cost and path groups for optimization. For example, it is common to use this method to group all register-to-register timing paths:

```
rc:/> set_all_regs [find / -instance instances_seq/*]
rc:/> define_cost_group -name C2C
rc:/> path group -from $all regs -to $all regs -group C2C -name C2C
```

The effect of creating a single "super group" of all register-to-register timing paths is that, instead of optimizing the worst path for each individual clock-domain cost group separately, RTL Compiler will optimize the single worst path among all of these paths, and after meeting timing on that path, will proceed to the next worst path, and so on. This is often a more efficient method of using CPU resources since the focus is on spending optimization cycles on the worst flop-to-flop paths in the entire design.

### /Important

This mechanism can be used productively in conjunction with the path\_adjust command and with total negative slack optimization. However, there are situations in which it does not make sense to group all register to register paths, so this method should not be applied blindly, as with all aspects of timing optimization during synthesis. It is crucial to understand the clocking and timing scheme of the design prior to setting up path and cost groups to control the optimization process.

April 2010 99 Product Version 9.1

#### **Cost Group Examples**

The following examples show how to use the define\_cost\_group and path\_group commands.

To set up a cost group called critical1:

**1.** Create the cost group by typing:

```
rc:/> define cost group [-weight 2] -name critical1
```

The cost group is kept in /designs/test/timing/cost\_groups/critical1.

2. Add the path starting from data in to the cost group called critical1:

```
rc:/> path group -from data in -name exception2 -group critical1
```

The path group is kept in /designs/top\_counter/timing/exceptions/path\_groups/exception2.

The SDC equivalent is:

```
rc:/> dc::group path -from data in -exception name exception2 -name critical1
```

To create more path groups for the critical1 cost group:

1. Define the starting point and cost group by typing:

```
rc:/> path_group -from 10/ENA -group critical1
```

The SDC equivalent is:

```
rc:/> dc::group path -from 10/ENA -name critical1
```

**2.** Define the endpoint for the path group by typing:

```
rc:/> path group -to 10/ENA -group critical1
```

The SDC equivalent is:

```
rc:/> dc::group_path -to 10/ENA -name critical1
```

To set the characteristics of a cost group:

**1.** Get a report of the current characteristics by typing:

```
rc:/designs/test/timing/cost groups>ls -l -a critical1
```

The following information is displayed.

```
/designs/test/timing/cost_groups/critical1 (cost_group)
All attributes:
exceptions =
weight = 1
```

**2.** Overwrite the weight by typing:

```
rc:/designs/test/timing/cost groups> set attribute weight 2 critical1
```

The following status message is displayed.

```
Setting attribute of cost group critical1: 'weight' = 2
```

#### **Defining a Cost Group Between Two Clock Domains**

To define a cost group between two clock domains, for example if a design has multiple domains and you want an easy way to find the slack within each clock domain and also the slack in the clock domain crossings, use the following commands.

1. The following example defines a cost group:

```
define cost group -name clk fsample2clk f2x
```

2. The following example binds the path\_group command to the defined cost group using the -group option of the path\_group command:

➤ To get information for paths for specified cost groups, use the report timing -cost\_group command. For example:

```
{\tt report\_timing -cost\_group \ clk\_fsample2clk\_f2x}
```

#### **Decreasing Path Group Runtime and Memory**

When you define a path\_group command, RTL Compiler tries to work on all the groups simultaneously. Runtime and memory will increase when you have too many path groups.

➤ Therefore, if you have critical paths in a particular clock domain that you want to focus on, then specify them as a path group using the following commands:

```
define_cost_group -name clka_reg_reg
path group -from [all des seqs] -clock clka
```

When you have hundreds of clocks, do not specify the I2C, C2O, C2C, and I2O clocks all at the same time. Instead, there is a more efficient way of putting only the clocks you want in a particular clock group with regards to the clock domain, as shown in Example 2-1.

April 2010 101 Product Version 9.1

#### **Example 2-1 Setting Path Groups**

```
foreach clock [find / -clock *] {
  set clock [basename $clock]
  set excludeList {*virage90 ram*}
  set seqList [all des seqs -clock ${clock} -exclude ${excludeList}]
  set inList [all des inps -clock ${clock}]
  set outList [all des outs -clock ${clock}]
  if {[llength $seqList] > 0} {
     if {[llength $inList] > 0} {
        define cost group -name "I2${clock}"
        path group -from $inList -to $seqList -group I2${clock} -name I2${clock}
     if {[llength $outList] > 0} {
        define cost group -name "${clock}20"
        path group -from $seqList -to $outList -group ${clock}20 -name ${clock}20
     define cost group -name "${clock}2${clock}"
     path group -from $seqList -to $seqList -group ${clock}2${clock} -name
\{clock\}2
   }
}
```

Use the set excludeList to fit your needs. For example, if you do not want the timing models to be included, then use the set excludeList {\*virage90\_ram\*}, as shown in Example 2-1.

See <u>Analyzing a Design Using the Timing Report</u> on page 202 for information on how to troubleshoot critical path types.

### **Modifying Path Constraints**

Direct timing optimizations for specific paths using the path adjust command.

➤ Use the <u>path\_adjust</u> command to modify path constraints that were either computed by the timing engine using the launching and capturing waveforms or set explicitly with the path\_delay command.

For example, in many cases you want to focus on optimizing the register to register timing during synthesis, while not prioritizing the optimizations of input and output paths. The following example uses the path\_adjust command to conveniently achieve this kind of optimization:

```
rc:/> set all_regs [find / -instance instances_seq/*]
rc:/> path_adjust -from [all_inputs] -to [all_outputs] -delay 500 -name PA_I20
rc:/> path_adjust -from [all_inputs] -to $all_regs -delay 500 -name PA_I2C
rc:/> path_adjust -from $all_regs -to [all_outputs] -delay 500 -name PA_C20
rc:/> path_adjust -from $all_regs -to $all_regs -delay -500 -name PA_C2C
```

The first three path\_adjust commands relax the constraints on all input and output paths by 500 picoseconds, while the fourth command tightens the constraints on all register to register timing paths by 500 picoseconds. A positive delay value relaxes the path timing, while a negative delay value tightens it.

Use the path\_adjust command with cost groups to direct the optimization focus in RTL Compiler.

The constraints created by the path\_adjust command are found in the following RTL Compiler design directory:

```
/designs/design name/timing/exceptions/path adjusts
```

See the "RTL Compiler Design Information Hierarchy" chapter in the <u>Using Encounter RTL Compiler</u> manual for detailed information on the design hierarchy.

#### **Constraining Input Delays for Different Paths**

If your design has input ports that are start points in both input to register (i2r) and input to output (i2o) paths, you can specify timing constraints such that the i2r portion of the path uses one input delay, and the i2o path uses another by performing the following steps:

- 1. Add an exception to tighten up the path between the input to output (i2o) path by setting the external\_delay on the input and output ports.
- 2. Use the path\_adjust constraint to tighten the specified paths from the input to the output ports.

April 2010 103 Product Version 9.1

### **Preserving Instances and Modules**

Prevent RTL Compiler from performing optimizations on specific objects in the design using the <a href="mailto:preserve">preserve</a> attribute. By default, RTL Compiler will perform optimizations that can result in logic changes to any object in the design. You can prevent any logic changes in a block while still allowing mapping optimizations in the surrounding logic. For example:

> Preserve hierarchical instances using the following command:

```
rc:/> set_attribute preserve true object
```

where object is a hierarchical instance name.

Preserve primitive instances using the following command:

```
rc:/> set attribute preserve true object
```

where object is a primitive instance name.

The following command preserves the mod1 instance:

```
set attribute preserve true [find / -inst mod1]
```

If the mod1 instance has mod2 and mod3 instances in its hierarchy, then setting the preserve attribute to true on the mod1 instance will inherit this setting on the mod2 and mod3 instances. In other words, the <u>inherited\_preserve</u> attribute will be set to true.

Preserve modules or submodules using the following command:

```
rc:/> set attribute preserve true object
```

where object is a module or sub-module name.

In RTL Compiler you can preserve and protect your existing mapped logic from being further synthesized or changed. Preserve logic with the preserve attribute on the desired module or instance.

Use the preserve attribute on a mapped sub-design to prevent any logic changes in the block while allowing mapping optimizations to be performed in surrounding logic.

The default value of this attribute is false. Therefore, you must set it to true to preserve the module. The following example preserves the module counter:

```
rc:/> set_attribute preserve true [find / -subdesign counter]
```

The following example preserves the mapped leaf cell instance q1:

```
rc:/> set attribute preserve true [find / -instance g1]
```

This command will force logic optimization to preserve the current mapping of the g1 instance.

#### **Modifying Preserved Instances**

RTL Compiler offers the following additional options to give you more flexibility with preserved instances or modules during synthesis:

■ Use the size\_ok value to preserve an instance (g1 in the example below), while allowing it to be resized.

```
rc:/> set attribute preserve size ok [find / -instance g1]
```

■ Use the delete\_ok value to delete an instance (g1 in the following example), but not to rename, remap, or resize it.

```
rc:/> set attribute preserve delete ok [find / -instance g1]
```

■ Use the size\_delete\_ok value to resize or delete an instance (g1 in the example below), but not to rename or remap it.

```
rc:/> set attribute preserve size delete ok [find / -instance g1]
```

■ Use the map\_size\_ok value to resize, unmap, and remap a mapped sequential instance during optimization, but not to rename or delete it.

A preserve set on a cell is marked in a timing report, as shown in Example 2-2.

Example 2-2 Timing Report Showing the Preserve Set on an Instance

| Pin                       |     | Type      | Fanout | Load | Slew | Delay | Arrival |   |
|---------------------------|-----|-----------|--------|------|------|-------|---------|---|
|                           |     |           |        | (fF) | (ps) | (ps)  | (ps)    |   |
|                           |     |           |        |      |      |       |         |   |
| (clock clock)             |     | launch    |        |      |      |       | 0       | R |
| (in_del_1)                |     | ext delay |        |      |      | +0    | 0       | R |
| in1[9]                    |     | in port   | 1      | 10.4 | 0    | +0    | 0       | R |
| stress_from_groupi/in1[9] |     |           |        |      |      |       |         |   |
| i9/B                      |     |           |        |      |      | +0    | 0       |   |
| i9/Y                      | (P) | nand2     | 1      | 20.4 | 46   | +123  | 123     | F |
| f9/D                      | (p) | fflopd    |        |      |      | +0    | 123     |   |
| f9/CK                     |     | setup     |        |      | 0    | +100  | 223     | R |
|                           |     |           |        |      |      |       |         | - |
| (clock clock)             |     | capture   |        |      |      |       | 10      | R |
|                           |     |           |        |      |      |       |         |   |

Timing slack: -213ps (TIMING VIOLATION)

Start-point : in1[9]

End-point : stress\_from\_groupi/f9/D

(p) : Instance is preserved but may be resized

(P) : Instance is preserved

### **Grouping and Ungrouping Objects**

RTL Compiler provides a set of commands that let you group or ungroup any existing instances, designs, or subdesigns. Grouping and ungrouping are helpful when you need to change your design hierarchy as part of your synthesis strategy.

- Grouping builds a level of hierarchy around a set of instances.
- Ungrouping flattens a level of hierarchy.

#### **Grouping Objects**

If your design includes several subdesigns, then you can group some of the subdesign instances into another single subdesign for placement or optimization purposes using the <a href="mailto:edit netlist">edit netlist</a> group command.

For example, the following command creates a new subdesign called CRITICAL\_GROUP that includes instances I1 and I2.

The module name for this new hierarchy is CRITICAL\_GROUP. The instance name for this new hierarchy is CRITICAL GROUP! and it will be placed in the following directory:

```
/designs/top counter/instances hier/CRITICAL GROUPi
```

#### **Ungrouping Objects**

To flatten a hierarchy in the design, use the <u>ungroup</u> command:

```
rc:/> ungroup instance
```

where instance is the name of the instances to be ungrouped.

If you need to ungroup the design hierarchy CRITICAL\_GROUP (which contains instances I1 and I2), then use the ungroup command along with the instance name. For example:

```
rc:/> ungroup [find / -instance CRITICAL GROUPi]
```

RTL Compiler will not ungroup any preserved instance in the hierarchy. For more information on preserving instances, see <u>"Preserving Instances and Modules"</u> on page 104.

April 2010 106 Product Version 9.1

### **Setting Boundary Optimization**

RTL Compiler performs boundary optimization for all hierarchical instances in the design during synthesis. Boundary optimization moves logic up in the hierarchy. You can control boundary optimization during synthesis using the <a href="boundary\_opto">boundary\_opto</a> attribute. For example, if you instantiate an inverter in a lower level module whose output drives an output at the top level, then setting the <a href="boundary\_opto">boundary\_opto</a> command to <a href="true">true</a> will move the inverter to the top level in the synthesized netlist if it improves QOR. If you set the <a href="boundary\_opto">boundary\_opto</a> command to <a href="false">false</a>, then the inverter remains at the level it was instantiated in.

However, If you want to keep the inverter at the lower level module and still perform boundary optimization on that module, set the preserve attribute on the inverter to true.

Examples of boundary optimizations include:

- Constant propagation across hierarchiesBoth through input ports and output ports
- Rewiring of equivalent signals across hierarchy
  If two outputs of a module are identical, then RTL Compiler may disconnect one of them and use the other output to drive the fanout logic for both.

RTL Compiler may also rewire signals that are functionally equivalent, as illustrated in Figure 2-2. The figure on the left shows the SIGA signal fanning to two output ports, out1 and out2. These are connected to the SIGB and SIGC signals, respectively. The figure on the right shows that RTL Compiler can change that signal so that the SIGB and SIGC signals are both connected to out1.

Figure 2-2 Rewiring Equivalent Signals



If you cannot perform top-down formal verification on the design, then turn off boundary optimization for sub-blocks that will be individually verified.

April 2010 107 Product Version 9.1

➤ To disable boundary optimization on the subdesign, type the following command:

```
rc:/> set attribute <a href="boundary opto">boundary opto</a> false [find /des* -subdesign name]
```

Changing the boundary\_opto attribute to false prevents RTL Compiler from doing the following optimizations:

- Propagating constants into or out of a module
- Rewiring feed-through signals
- Rewiring complimentary signals through modules
- Deleting cells that are connected to the specified boundary\_opto false module if they are not read outside of the module, and deleting cells connected to the inputs of a specified boundary\_opto false module if they are not read inside of the module

**Note:** Setting the boundary\_opto attribute to false should be the same as if RTL Compiler had perfect timing characterization and compiled the boundary\_opto false module at the top-level, for example without logical context.

### **Deleting Unused Sequential Instances**

➤ By default, RTL Compiler removes flip-flops and logic if they are not transitively fanning out to output ports. To prevent this, use the delete unloaded segs attribute:

```
rc:/> set_attribute delete_unloaded_seqs false [subdesigns or /]
```

Setting this attribute may have a negative impact on area and timing.

RTL Compiler optimizes sequential instances that transitively do not fanout to primary outputs. This information is generated in the log file, as shown below. This is especially relevant if you see unmapped points in formal verification.

```
Deleting 2 sequential instances. They do not transitively drive any primary outputs: ifu/xifuBtac/xicyBtac/icyBrTypeHold1F\_reg[1] \label{eq:fubicyBrTypeHold1F} (floating-loop root), ifu/xifuBtac/xicyBtac/icyBrTypeHold1T reg[1]
```

➤ To prevent constant 0 propagation through flip-flops, set the optimize\_constant\_0\_flops attribute to false. The default value of this attribute is true.

```
rc:/> set attribute optimize constant 0 flops false /
```

➤ To prevent constant 1 propagation through flip-flops, set the optimize\_constant\_1\_flops attribute to false. The default value of this attribute is true.

```
rc:/> set attribute optimize constant 1 flops false /
```

➤ To prevent constant propagation through latches, set the optimize\_constant\_latches attribute to false. The default value of this attribute is true.

```
rc:/> set attribute optimize constant latches false /
```

### **Optimizing Total Negative Slack (TNS)**

The timing of a circuit is measured in terms of two metrics: worst negative slack (WNS) and total negative slack (TNS). The slack at a timing point is the difference between the required and arrival times of the signal at that timing point. A negative slack indicates that the signal is arriving later than the required time. The WNS is the worst slack among all timing endpoints, while *TNS* is the sum of all the worst negative slacks per endpoint.

➤ Return the sum (or total) of all worst negative slacks of all endpoints in the design (or in a cost group) using the tns attribute. For example:

```
rc:/> get attribute tns /designs/foo
```

If the sum is positive, then a value of 0 will be reported. For example, assume a design has two A and B endpoints whose worst slack is -10 and +10, respectively. In this case, the tns value of the design returns -10 because the slack value of +10 is treated as zero slack.

To simultaneously produce the smallest possible design and the best possible timing results on critical paths, RTL Compiler, by default, sacrifices timing slack to minimize area on non-critical paths. However, these non-critical paths may still violate timing. You can direct RTL Compiler to optimize non-critical endpoints for timing and to sacrifice timing slack only on non-violating endpoints by using TNS optimization. This usually results in a longer runtime.

Optimize all violating paths for timing by setting the following attribute to true:

```
rc:/> set_attribute <a href="mailto:true">true</a> /
```

Setting this attribute to true will optimize all violating paths for timing, but it may also result in a netlist with a larger instance count, area, or both than if it were left to its default value of false.

For example, if you have a simple design with two timing endpoints called E1 and E2 during optimization, then RTL Compiler considers the following two circuit implementations:

1. E1 slack -300ps

E2 slack -250ps

Design area is 100

**2.** E1 slack -300ps

E2 slack -100ps

Design area is 150

By default, RTL Compiler considers the first implementation the best, because the critical slack (-300) is the same and the circuit is smaller (100 versus150).

However, if the tns\_opto attribute is set to true, then the second implementation is the better implementation method because the sum of the negative slacks across all endpoints is better (-400ps versus -550ps).

### **Creating Hard Regions**

Use the hard\_region attribute to specify hierarchical instances that are recognized as hard regions in your floorplan during logic synthesis and to preserve pins and subports.

Place and route tools operate better if your design has no buffers between regions at the top level. To accommodate this, specify hard regions before mapping.

To create hard regions, follow these steps:

1. Specify the hard region, for example pbu ctl, by typing:

```
set attribute <a href="hard region">hard region</a> 1 [find / -instance pbu ctl]
```

Primary inputs and outputs are also treated as hard regions for this purpose.

2. Run the synthesize -to mapped command.

The regular boundary optimization related controls are also applicable to hard regions.

April 2010 110 Product Version 9.1

# Making Design Rule Constraints (DRC) the Highest Priority

By default, RTL Compiler tries to fix all DRC violations but not at the expense of timing. If DRCs are not being fixed, then it could be because of infeasible slew issues on input ports or infeasible loads on output ports. You can force RTL Compiler to fix DRCs, even at the expense of timing, with the drc first attribute.

➤ To ensure DRCs get fixed, even at the expense of timing, set the following attribute:

```
rc:/> set attribute <a href="mailto:drc first">drc first</a> true
```

By default, this attribute is false, which means that DRCs will not be fixed if it introduces timing violations.

The design rule constraints are optimized in the following order:

- 1. max transition
- 2. max capacitance
- 3. max fanout

**Note:** This attribute applies only to incremental optimization.

April 2010 111 Product Version 9.1

April 2010 112 Product Version 9.1

### **Verifying Constraints**

- Overview of Verifying Constraints on page 114
- Generating Pre-Synthesis Timing Reports on page 115
  - □ Generating a Default Timing Report on page 117
  - Customizing the Timing Report on page 117
  - □ Checking the Constraints Using the report timing -lint Command on page 118
  - ☐ Generating Clock Reports on page 122
  - □ Generating a Port Report on page 124
  - ☐ Generating a Design Report on page 126
- Supported .lib Timing Checks on page 128

### **Overview of Verifying Constraints**

After defining the clocks and setting the design and timing constraints, verify the constraints before synthesis. Verifying the constraints helps identify potential problems or timing assertions in the design that can make timing analysis incomplete or inaccurate, such as undefined clocks, unconstrained ports, unconstrained clock pins of registers, undefined input arrival times, or undefined output constraints.

Paths that are not constrained correctly may not appear in timing violation reports when you perform timing analysis. For this reason, generate pre-synthesis timing reports to check a new design or a design with new constraints.

Figure 3-1 Timing Analysis Flow in Single Mode



April 2010 114 Product Version 9.1

### **Generating Pre-Synthesis Timing Reports**

Generating timing reports before synthesis saves time because they can catch errors, such as improper constraint values or missing constraints. The most common report commands used to verify constraints before synthesis are:

■ report timing Or report timing -endpoint

Use to generate a default timing report on the timing of the current design and a detailed view of the most critical path in the current design. However, this report may not be as accurate because the netlist is in an unmapped state; thus, the slack numbers may not correlate with the slack numbers after synthesis.

gui report timing

Use the GUI to visualize the timing report along with its pre-synthesis schematic.



April 2010 115 Product Version 9.1

report timing -lint

Use this command immediately after reading in SDC and timing constraints to catch some of the worst constraint problems, such as incorrect constraints, missing information, exceptions that either override each other, are incorrectly specified, or unsatisfied. It also reports missing clocks, unconstrained ports, and unconstrained clock pins of registers. Use this command to get information on loop-breaking cells. See <a href="Handling Combinational Feedback Loops">Handling Combinational Feedback Loops</a> on page 201 for detailed information.

See <u>Checking the Constraints Using the report timing -lint Command</u> on page 118 for detailed information on constraint checks.

■ report timing -exception or report timing -cost\_group

Use these commands depending on the outcome of the report timing -lint report. For example, if the -lint report shows an exception that cannot be satisfied, because another exception has a higher priority, then it can useful to run the report timing -exception command to see why there are such conflicting exceptions.

See <u>Tips for Reporting Timing Issues</u> on page 196 for more information.

To generate timing reports in a multi-mode environment, see <u>Chapter 5</u>, "<u>Performing Multi-Mode Timing Analysis</u>,"

April 2010 116 Product Version 9.1

#### **Generating a Default Timing Report**

➤ To generate a timing report, cd into the appropriate design directory and type the following command:

```
rc:/designs/top> report timing
```

The timing report provides the following information:

- Type of cell: flip-flop, or, nor, and so on
- The cell's fanout and timing characteristics: load, slew, and total cell delay
- Arrival time for each point on the most critical path

If timing is not met, then the *Timing Slack* is reported with a minus (-) number and a *TIMING VIOLATION* is written out.

RTL Compiler generates the timing report down to the gate and net level.

### **Customizing the Timing Report**

➤ Use the exceptions or cost\_group options to generate timing reports for any of the previously set timing exception names, or for the set of path group names defined by the cost\_group command. Use these options to help generate custom timing reports for the paths that you previously assigned to cost groups.

```
rc:/designs/top> report timing -exceptions <exception_name>
or
rc:/designs/top> report timing -cost group <cost group name>
```

For more information on creating cost groups, see <u>Creating Path Groups and Cost Groups</u> on page 98.

➤ Use the -lint option to generate timing reports at different stages of synthesis.

```
rc:/designs/top> report timing -lint
```

This report gives you a list of possible timing problems due to over constraining the design or incomplete timing constraints, such as not defining all the multicycle paths or false paths. See <u>Checking the Constraints Using the report timing -lint Command</u> on page 118 for detailed information.

April 2010 117 Product Version 9.1

#### **Checking the Constraints Using the report timing -lint Command**

The <u>report timing</u> -lint command checks for the following constraint issues.

#### **Exceptions**

#### Conflicting exceptions

Occurs when an exception cannot be satisfied because another exception has a higher priority, such as timing exceptions that are satisfied by some paths but the paths that satisfy them also satisfy an exception with a higher priority.

Use the report timing -exception command to see why there are such conflicting exceptions.

If there are conflicting timing exceptions in your design, then RTL Compiler reports them as follows:

The following timing exceptions are not currently affecting timing in the design. Either no paths in the design satisfy the exception's path specification, or all paths that satisfy the path specification also satisfy an exception with a higher priority. Improve runtime and memory usage by removing these exceptions if they are not needed. To see if there is a path in the design that satisfies the path specification for an exception, or to see what other exception is overriding an exception because of priority, use the following command:

report timing -paths [eval [get attribute paths <exception>]]

#### Suspicious exceptions

Occurs when there are exceptions that are not satisfied by any paths, are never used, or conflict with others. If an exception is not satisfied by any path in the design, then it is reported. See <u>Reporting Path Exceptions</u> on page 145 for more information.

If you have suspicious exceptions in your design, then RTL Compiler reports them as follows:

The following timing exceptions have -from points that are not valid timing startpoints or -to points that are not valid timing endpoints. If the exception is intended to constrain paths that pass through these points, use the -through option instead when creating the timing exception. If these points were specified inadvertantly, re-write the exception to not include them. Currently these exception points are being ignored.

Multi-Cycle exceptions shifting different paths by different amounts

Occurs when a multi-cycle exception is being used to shift paths by different amounts. For example, shifting one path by 10 n.s. and another by 8 n.s. if the clock periods are different at the flops involved. This indicates that possibly the exception is being applied more broadly than intended and RTL Compiler reports them as follows:

Exception: /designs/top/timing/exceptions/multi cycles/mcA

April 2010 118 Product Version 9.1

```
Shifts these paths by 200.0 ps:
   report timing -exception /designs/top/timing/exceptions/multi cycles/mcA \
      -from /designs/top/timing/clock domains/domain 1/ck100 \
      -to /designs/top/timing/clock domains/domain 1/ck200
 And shifts these paths by 300.0 ps:
   report timing -exception /designs/top/timing/exceptions/multi cycles/mcA \
      -from /designs/top/timing/clock domains/domain 1/ck100 \
      -to /designs/top/timing/clock domains/domain 1/ck300
Exception: /designs/top/timing/exceptions/multi cycles/mcB
  Shifts these paths by 100.0 ps:
   report timing -exception /designs/top/timing/exceptions/multi cycles/mcB \
      -from /designs/top/timing/clock domains/domain 1/ck100 \
      -to /designs/top/timing/clock domains/domain 1/ck200
 And shifts these paths by 300.0 ps:
   report timing -exception /designs/top/timing/exceptions/multi cycles/mcB \
      -from /designs/top/timing/clock domains/domain 1/ck300 \
      -to /designs/top/timing/clock domains/domain 1/ck200
```

#### **External Delays**

Missing external delays

Primary inputs have input external delays. This is the delay arriving at this input port with respect to a certain clock, which is an internal or external clock. Output ports have output external delays, which are required times for ports with respect to a clock. If missing, then RTL Compiler reports them, as shown in Example 3-1.

April 2010 119 Product Version 9.1

#### **Example 3-1 Reporting Missing External Delays**

\_\_\_\_\_

The following sequential clock pins have no clock waveform driving them. No timing constraints will be derived for paths leading to or from these cells.

```
delay_pipeline_reg[0][0]/CLK (DFFSR/CLK)
delay_pipeline_reg[0][1]/CLK (DFFSR/CLK)
delay_pipeline_reg[0][2]/CLK (DFFSR/CLK)
```

... 435 other clock pins in this category. Use the -verbose option for more details

The following primary inputs have no clocked external delays. As a result the timing paths leading from the ports have no timing constraints derived from clock waveforms. The 'external\_delay' command is used to create new external delays.

```
/designs/filter16opt/ports_in/clk
/designs/filter16opt/ports_in/clk_enable
/designs/filter16opt/ports_in/filter_in[0]
... 16 other pins in this category. Use the -verbose option for more details.
```

The following primary outputs have no clocked external delays. As a result the timing paths leading to the ports have no timing constraints derived from clock waveforms. The 'external delay' command is used to create new external delays.

```
/designs/filter16opt/ports_out/filter_out[10]
/designs/filter16opt/ports_out/filter_out[20]
/designs/filter16opt/ports_out/filter_out[19]
... 19 other pins in this category. Use the -verbose option for more details.
```

#### **Clocks**

#### Missing or undefined clocks

Occurs when sequential clock pins do not have clocks defined or propagated to them, as well as sequential clock pins that are either unconnected or driven by a logic constant. As a result, the sequential element (flop or latch) would have no timing constraint, since it does not have a clock to launch and capture.

#### ■ Suspicious clocking,

Occurs when you have unclocked registers, multiple-clocked registers, or strange clock frequencies. If you have suspicious clocks in your design, then RTL Compiler reports them as follows:

- ☐ The following sequential clock pins are either unconnected or driven by a logic constant.
- ☐ The following sequential data pins are driven by a clock signal.

- ☐ The following sequential clock pins have no clock waveform driving them. No timing constraints will be derived for paths leading to or from these cells.
- The following sequential clock pins have multiple clock waveforms from a single clock domain driving them. Timing analysis will use all of the waveforms to determine the most pessimistic timing constraints. Use the PROPAGATED\_CLKS\_ATTR\_NAME pin attribute to analyze which clocks are being used at each clock pin.
- ☐ The following generated clocks have no clock waveform to generate from.
- There are paths in the design that are constrained by two different clocks, and the relationship between the periods is not an integer multiple. Verify that the periods of the clocks were defined correctly. Use the following command to report a path for which this occurs: report timing -from <startpoint> -to <endpoint>. You can access the clock period using the period and the divide period clock attributes on the clock object.

#### **Multiple Drivers**

Occurs when you have multiple driven nets in your design and at least one of the drivers is non-tristate. RTL Compiler reports them as follows:

The following nets have multiple drivers and at least one of the drivers is non-tristate.

#### **Combinational Loops**

- Suspicious logic, such as non-tristate parallel drivers or combinational loops
- Loop-breaking cells

Occurs when the design contains loop-breaking cells that were inserted automatically to eliminate combinational feedback. Since timing paths have been arbitrarily broken, then timing results for this design may not be reliable. See <u>Handling Combinational Feedback Loops</u> on page 201 for detailed information.

When you have combinational loops in your design, then RTL Compiler reports them as follows:

The design contains loop-breaking cells that were inserted automatically to eliminate combinational feedback. Since timing paths have been arbitrarily

April 2010 121 Product Version 9.1

broken, timing results for this design should not be trusted. The loop-breaking cells are:

#### **Conflicting Case Constraints**

Occurs when constants have conflicting values on ports or pins. RTL Compiler reports them as follows:

The following port <port\_names> or pin <pin\_names> have conflicting case constants defined on them. Check the value of the 'timing\_case\_logic\_value' attribute defined on these pins. These are different than the propagated case constants at these pins. To see propagated constant values for these pins, either unset the 'timing\_case\_logic\_value'attribute on these pins or the 'timing case computed value' attribute on its driver pin.

#### **Unconstrained Points**

Reports unconstrained ports, and unconstrained clock pins of registers.

#### Multimode

Occurs when you have timing paths for pins in different timing modes.

See "Breaking the Path of a Specified Pin on page 79" for more information.

### **Generating Clock Reports**

➤ Use the <u>report\_clocks</u> command, as shown in Example 3-2 to display information about clocks, including the clock period, rise, fall, domain, setup uncertainty, latency, and clock ports or sources in the current design.

Use the -generated option to report generated clock information, and use the -ideal option to report an ideal clock - clock relationship.

To report clocks in a multi-mode environment, see <u>Chapter 5, "Performing Multi-Mode Timing Analysis,"</u>

April 2010 122 Product Version 9.1

### **Example 3-2 Clock Report**

| ====== |           |          |         | .======   | =======  | ======       | =========    |
|--------|-----------|----------|---------|-----------|----------|--------------|--------------|
|        | Descripti |          |         |           |          |              |              |
| Clock  |           |          |         |           |          | No o         | f            |
| Name   | Period    | Rise     | Fall    | Domain    | Pin/Port | Regist       | ers          |
| CLK1   | 4000.0    | 0.0      | 2000.0  | domain 1  | Clk      |              | 5            |
| CLK2   | 2000.0    | 0.0      | 1000.0  | domain 1  | С        |              | 0            |
|        |           |          |         | domain 2  |          |              | 5            |
|        |           |          |         | domain 2  |          |              | 0            |
|        |           |          |         | ncertaint |          |              |              |
|        |           |          |         | ce Sour   |          | 0+110        | Sotup        |
| Cloak  |           |          |         |           |          | <del>-</del> | <del>-</del> |
|        |           |          |         |           |          |              | Uncertainity |
| name   | KISE      | rall<br> | KIS<br> | e Fal     | K        | ıse<br>      | Fall         |
| CLK1   | 140.0     | 140      | .0 150  | .0 150    | .0       | 100.0        | 100.0        |
| CLK2   | 120.0     | 120      | .0 120  | .0 120    | .0       | 110.0        | 110.0        |
| CLK3   | 100.0     | 100      | .0 100  | .0 100    | .0       | 100.0        | 100.0        |
| CLK4   | 0.0       | 0        | .0 0    | .0 0      | .0       | 0.0          | 0.0          |
|        |           |          |         | ainity &  |          |              |              |
|        |           |          |         | F->R      |          |              |              |
| CLK1   | CLK1      | 3900.0   | 1900.0  | 1900.0    | 3900.0   |              |              |
| CLK1   | CLK2      | 1840.0   | 840.0   | 1840.0    | 840.0    |              |              |
| CLK2   | CLK1      | 1950.0   | 1950.0  | 950.0     | 950.0    |              |              |
| CLK2   | CLK2      | 1890.0   | 890.0   | 890.0     | 1890.0   |              |              |
| CLK3   | CLK3      | 2900.0   | 1400.0  | 1400.0    | 2900.0   |              |              |
| CLK3   | CLK4      | 2800.0   | 2800.0  | 1300.0    | 1300.0   |              |              |
| CLK4   | CLK3      | 3100.0   | 1600.0  | 3100.0    | 1600.0   |              |              |
| CLK4   | CLK4      | 6000.0   | 3000.0  | 3000.0    | 6000.0   |              |              |

April 2010 123 Product Version 9.1

#### Generating a Port Report

Generate timing information on the ports in the design using the <u>report port</u> command.

By default, the report gives information on port direction, external delays, driver, slew, fanout load, pin capacitance, and wire capacitance for the ports.

For example, the following options for the report port command reports the external delay information on the ck1, e out [6], and ena ports, as shown in Example 3-3.

- Use the -delay option to report external delay information, which is rise and fall delay and the external delay object.
- Use the -driver option to report the external driver name and the rise and fall values (slew) of the ports.
- Use the -load option to report the external fanout load and the pin and wire capacitance values of the ports.
- Use the port option to specify the port, and use the file option to specify the name of the file to which to write the report.

April 2010 124 Product Version 9.1

### Example 3-3 report port

| Module: test Technology library: tutorial 1.0 Operating conditions: typical_case (balanced_tree) Wireload mode: enclosed  External Delays  Port Dir Clock Delay Delay Object  Ck1 in CLK2 500.0 500.0 in_del_2 CLK1 700.0 700.0 in_del_1 e_out[6] out 300.0 300.0 outrxtI  CLK2 300.0 300.0 ou_del_2 CLK1 200.0 200.0 ou_del_1 ena inout CLK2 500.0 500.0 in_del_2 CLK1 700.0 700.0 in_del_1 ena inout CLK2 500.0 500.0 in_del_2 CLK1 200.0 200.0 ou_del_1 ena inout 300.0 300.0 ou_del_1 ena inout 300.0 300.0 ou_del_2 CLK1 200.0 200.0 ou_del_1  External Loads Pin Wire Fanout Port Dir Cap Cap Load  ck1 in 10.0 0.5 4.0 e_out[6] out 0.0 0.5 4.0 e_out[6] out 0.0 0.5 4.0 ena inout 20.0 0.7  External Driver/Slew  Timing External Slew Slew Case Ideal Port Dir Driver Rise Fall Value Driver  ck1 in fflopd_ckn 100.0 100.0 1 false | ========  |                                |                 |       |        |              | === |                                   | ======= |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|--------------------------------|-----------------|-------|--------|--------------|-----|-----------------------------------|---------|
| Port   Dir   Clock   Delay   Delay   Object                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |           | ogy libr<br>g condi<br>l mode: | rary:<br>tions: |       |        | 1.0<br>case  | (b  | alanced                           | _tree)  |
| Dir   Clock   Delay   Delay   Object                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | E         | External                       | Delay           | s     |        |              |     |                                   |         |
| CLK1 700.0 700.0 in_del_1 e_out[6] out                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Port      | Dir                            | Clock           |       |        |              |     | _                                 |         |
| e_out[6] out                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | ck1       | in                             | CLK2            |       |        |              |     | _del_2                            |         |
| CLK2 300.0 300.0 ou_del_2 CLK1 200.0 200.0 ou_del_1 ena inout CLK2 500.0 500.0 in_del_2 CLK1 700.0 700.0 in_del_1 ena inout 300.0 300.0 outrxt1 CLK2 300.0 300.0 ou_del_2 CLK1 200.0 200.0 ou_del_1  External Loads Pin Wire Fanout Port Dir Cap Cap Load  ckl in 10.0 0.5 4.0 e_out[6] out 0.0 0.5 4.0 ena inout 20.0 0.7  External Driver/Slew  Timing External Slew Slew Case Ideal Port Dir Driver Rise Fall Value Driver  ckl in fflopd_ckn 100.0 100.0 1 false                                                                                                                                                                                                                                                                                                                                                                         | e 011+[6] | 011±                           | CLK1            | 700.  | 0 700  | 0.0          | in  |                                   |         |
| ena inout CLK2 500.0 500.0 in_del_2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | c_ouc[o]  | ouc                            | CLK2            |       |        |              | ou  | del 2                             |         |
| CLK1 700.0 700.0 in_del_1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |           |                                |                 |       |        |              |     |                                   |         |
| ena inout 300.0 300.0 ouTrxtI  CLK2 300.0 300.0 ou_del_2 CLK1 200.0 200.0 ou_del_1  External Loads  Pin Wire Fanout  Port Dir Cap Cap Load  Ckl in 10.0 0.5 4.0 e_out[6] out 0.0 0.5 4.0 ena inout 20.0 0.7  External Driver/Slew  Timing  External Slew Slew Case Ideal Port Dir Driver Rise Fall Value Driver  Ckl in fflopd_ckn 100.0 100.0 1 false                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | ena       | Inout                          |                 |       |        |              |     |                                   |         |
| External Loads  Pin Wire Fanout Port Dir Cap Cap Load  ckl in 10.0 0.5 4.0 e_out[6] out 0.0 0.5 4.0 ena inout 20.0 0.7  External Driver/Slew  Timing External Slew Slew Case Ideal Port Dir Driver Rise Fall Value Driver  ckl in fflopd_ckn 100.0 100.0 1 false                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | ena       | inout                          |                 | 300.  | 0 300  | 0.0          | ou  | $\overline{t}$ rxt $\overline{1}$ |         |
| External Loads  Pin Wire Fanout  Port Dir Cap Cap Load   ckl in 10.0 0.5 4.0  e_out[6] out 0.0 0.5 4.0  ena inout 20.0 0.7  External Driver/Slew  Timing  External Slew Slew Case Ideal  Port Dir Driver Rise Fall Value Driver  ckl in fflopd_ckn 100.0 100.0 1 false                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |           |                                |                 |       |        |              |     |                                   |         |
| Pin Wire Fanout  Port Dir Cap Cap Load  ckl in 10.0 0.5 4.0 e_out[6] out 0.0 0.5 4.0 ena inout 20.0 0.7  External Driver/Slew  Timing  External Slew Slew Case Ideal Port Dir Driver Rise Fall Value Driver  ckl in fflopd_ckn 100.0 100.0 1 false                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |           |                                |                 |       | 0 20   | 3 <b>.</b> 0 | o a | _~~                               |         |
| Port Dir Cap Cap Load                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |           | Externa                        |                 | _     | Fanoui | -            |     |                                   |         |
| e_out[6] out 0.0 0.5 4.0 ena inout 20.0 0.7  External Driver/Slew  Timing  External Slew Slew Case Ideal Port Dir Driver Rise Fall Value Driver  ck1 in fflopd_ckn 100.0 100.0 1 false                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Port      | Dir                            |                 |       |        |              |     |                                   |         |
| External Driver/Slew  External Slew Slew Case Ideal Port Dir Driver Rise Fall Value Driver  ckl in fflopd_ckn 100.0 100.0 1 false                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |           |                                |                 |       |        |              |     |                                   |         |
| External Driver/Slew  Timing  External Slew Slew Case Ideal  Port Dir Driver Rise Fall Value Driver  ckl in fflopd_ckn 100.0 100.0 1 false                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | _         |                                |                 |       | 4.0    | )            |     |                                   |         |
| Timing External Slew Slew Case Ideal Port Dir Driver Rise Fall Value Driver  ck1 in fflopd_ckn 100.0 100.0 1 false                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | ena       | Inout                          | 20.0            | 0.7   |        |              |     |                                   |         |
| External Slew Slew Case Ideal Port Dir Driver Rise Fall Value Driver  ck1 in fflopd_ckn 100.0 100.0 1 false                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Ε         | External                       | Drive           | r/Sle | e W    |              |     | m                                 |         |
| Port Dir Driver Rise Fall Value Driver  ckl in fflopd_ckn 100.0 100.0 1 false                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |           |                                | Exter           | nal   | Slew   | Sl           |     |                                   | Ideal   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Port      | Dir                            |                 |       |        |              |     |                                   |         |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | ck1       | in                             | fflopd          | ckn   | 100.0  | 100          | .0  | 1                                 | false   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | e_out[6]  |                                | i+ 1            | _     | 100 0  | 100          | 0   |                                   | false   |
| ena inout ivt1 100.0 100.0 false ena inout false                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |           |                                | TVLI            |       | 100.0  | T00          | . 0 |                                   |         |

April 2010 125 Product Version 9.1

### **Generating a Design Report**

➤ Check a design for undriven and multi-driven ports and pins, unloaded sequential elements and ports, unresolved references, constant connected ports and pins and any assign statements using the following command:

```
check_design [-undriven] [-unloaded] [-multidriven] [-unresolved] [-constant]
[-assigns] [-all] [<design>] [> file]
```

For example, the following command reports all the information (assigns, constants, multi-driven, undriven, unloaded, and unresolved) on the design:

```
rc:\> check design -all
```

By default, if you do not specify an option, then the check\_design command reports a summary table with this information, as shown in Example 3-4.

#### **Example 3-4 check\_design Summary Table**

| Summary               |       |
|-----------------------|-------|
|                       |       |
| Name                  | Total |
|                       |       |
| Unresolved References | 0     |
| Empty Modules         | 1     |
| Unloaded Port(s)      | 0     |
| Unloaded Pin(s)       | 1     |
| Assigns               | 2     |
| Undriven Port(s)      | 2     |
| Undriven Pin(s)       | 4     |
| Multidriven Port(s)   | 0     |
| Multidriven Pin(s)    | 0     |
| Constant Port(s)      | 0     |
| Constant Pin(s)       | 2     |

Example 3-5 shows the check design -all command report.

April 2010 126 Product Version 9.1

#### Example 3-5 check\_design -all Report

```
Unresolved References & Empty Modules
_____
No unresolved references in design 'm1'
design 'm1' has the following empty module(s)
Total number of empty modules in design 'm1': 1
Unloaded Pin(s), Port(s)
_____
design 'm1' has the following unloaded sequential elements:
/designs/m1/instances seq/bx reg
Total number of unloaded sequential elements in design 'm1': 1
No unloaded port in 'm1'
Assigns
Encountered an assign statement at subport '/designs/m1/instances hier/sub/subports out/
out[1] ' in subdesign sub
Encountered an assign statement at subport '/designs/m1/instances hier/sub/subports out/
out[0]' in subdesign sub
Total number of assign statements in design 'm1' : 2
Undriven Port(s)/Pin(s)
______
The following combinational pin(s) in design 'm1' are undriven
/designs/m1/instances comb/g22/pins in/A
/designs/m1/instances comb/g24/pins in/A
Total number of combinational undriven pins in design 'm1' : 2
The following sequential pin(s) in design 'm1' are undriven
/designs/m1/instances seq/bx reg5/pins in/D
/designs/m1/instances_seq/bx_reg7/pins_in/D
Total number of sequential undriven pins in design 'm1': 2
The following port(s) in design 'm1' are undriven
/designs/m1/ports out/co
Total number of undriven port(s) in design 'm1': 2
Multidriven Port(s)/Pin(s)
No multidriven combinational pin in 'm1'
No multidriven sequential pin in 'm1'
No multidriven ports in 'm1'
 Constant Pin(s)
No constant combinational pin(s) in design 'm1'
design 'm1' has the following constant input sequential pin(s)...
```

April 2010 127 Product Version 9.1

### **Supported .lib Timing Checks**

Timing checks verify that the timing constraints are upheld. For more information, see the *Timing Library Format Reference*.

RTL Compiler supports the following Liberty timing checks:

- nochange high high
- nochange\_high\_low
- nochange low high
- nochange low low
- recovery rising
- recovery falling
- setup rising
- setup\_falling

#### **Nochange**

The *nochange* timing check shown in Figure 3-2 is a signal check relative to the width of a control pulse. A "setup" period is established before the start of the control pulse and a "hold" period after the pulse. The signal checked against the control signal must remain stable during the setup period which is the entire width of the pulse and the hold period. A *nochange* timing check is often used to model the timing of memory devices when address lines must remain stable during a write pulse with margins both before and after the pulse.

Figure 3-2 nochange Timing Check



April 2010 128 Product Version 9.1

#### Recovery

The *recovery* timing check shown in Figure 3-3 specifies a limit for the time allowed between the release of an asynchronous control signal from the active state and the next active clock edge. One example is a limit for the time between the release of the clear and the next active edge of the clock of a flip-flop. If the active clock edge occurs too soon after the release of the clear, then the state of the flip-flop becomes uncertain. The output can have the value set by the clear or the value clocked into the flip-flop from the data input.

Figure 3-3 Recovery Timing Check



#### **Setup**

A setup check compares a data edge to the clock edge and specifies limit values for a setup time. In a flip-flop, the setup time is the time during which a data signal must remain stable before the clock edge. Any change to the data signal within this interval results in a timing violation. Figure 3-4 shows a positive setup time—one occurring before the active edge of the clock.

Figure 3-4 Positive Setup and Hold



April 2010 129 Product Version 9.1

April 2010 130 Product Version 9.1

### **Performing Timing Analysis**

- Overview of Timing Analysis on page 132
- Generating Post-Synthesis Timing Reports on page 134
  - Reporting the Timing Value Between Two Points in a Design on page 136
  - □ Reporting Timing Exceptions on page 139
  - □ Reporting Path Exceptions on page 145
  - □ Reporting EndPoint Histograms on page 148
  - □ Generating an Area Report on page 149
  - ☐ Generating Cell Instance Reports on page 150
  - □ Reporting Design Rule Violations (DRVs) on page 153
  - Generating a Gates Report on page 156
  - ☐ Generating a Net Report on page 157
  - ☐ Generating a Summary Report on page 158
  - ☐ Generating a QOR Report on page 159
  - ☐ Generating a Power Report on page 160
- Analyzing Latch-Based Designs on page 161
  - □ Latch Time Borrowing on page 161
  - □ Maximum Time Borrowing on page 162

### **Overview of Timing Analysis**

The purpose of timing analysis is to make sure the design meets the design goals after synthesis. Timing analysis identifies problem areas in the design and helps you determine how to solve these problems.

After synthesizing a design, generate post-synthesis reports to analyze the synthesis results, such as timing of the current design, area of each component in the current design, and gate selection. For information on verifying a new design or new constraints before synthesis, see <u>Generating Pre-Synthesis Timing Reports</u> on page 115.

Analyzing the timing compares the actual path delays with the required path delays of the design. Timing analysis computes gate and interconnect delay, traces critical paths, then uses the critical path values to create timing reports. This helps you identify constraint violations.

This chapter describes how to perform post-synthesis timing analysis in RTL Compiler and describes the factors that impact a timing report, such as the wire-load model, load, transition, and fanout.

See <u>Chapter 6, "Troubleshooting Timing Analysis Issues,"</u> for tips on reporting timing problems and how to analyze or "debug" a design using the timing report.

April 2010 132 Product Version 9.1

Figure 4-1 Timing Analysis Flow in Single Mode



April 2010 133 Product Version 9.1

### **Generating Post-Synthesis Timing Reports**

This section describes how to generate timing reports after synthesis using the report timing command options.

See <u>Generating a Default Timing Report</u> on page 117 for information on how to generate a timing report before synthesis to report the worst critical path in the design.

See <u>Checking the Constraints Using the report timing -lint Command</u> on page 118 for more information on how to use the timing report to to verify any new constraints.

To generate reports in a multi-mode environment, see <u>Chapter 5, "Performing Multi-Mode Timing Analysis,"</u>

#### **Using the report timing Command Options**

➤ Use the <u>report timing</u> command options to generate different types of reports after synthesis on the timing of the current design:

```
report timing [-endpoints] [-lint] [-full_pin_names]
[-num_paths integer] [-slack_limit integer]
[-worst integer]
[-from {instance|external_delay|clock|port|pin}...]
[-through {instance|port|pin}...]...
[-to {instance|external_delay|clock|port|pin}...]
[-paths string] [-exceptions exception...]
[-cost group cost group] [> file]
```

The RTL, shown in Example 4-1, is used to explain the following report timing example reports. The following pre-synthesis constraints were applied:

- Clock constraints
- External delays
- Timing exceptions: path\_disable, path\_delay, path\_adjust, path\_group, and multi cycle

Different attributes interact with the timing engine, such as:

- Specifying ideal drivers and nets
- Specifying specific borrow values for latches and clocks launched and captured at latches

#### **Example 4-1 RTL Used in report timing Examples**

```
module timing_example(a, b, clk, y);
  input [3:0] a, b;
  input clk;
  output [3:0] y;

reg [3:0] stage_a, stage_b, stage_y;

always @(posedge clk) begin
    stage_a = a;
    stage_b = b;
end

always @(posedge clk) begin
    stage_y = stage_a + stage_b;
end

assign y = stage_y;
endmodule
```

### **Using the Timing Reports from the GUI**

➤ Use the gui\_report\_timing command from the prompt to see the timing report from the GUI. You can also see the post-synthesis schematic.

```
rc:/> gui_report_timing
```

You will see a new window like the following:



### Reporting the Timing Value Between Two Points in a Design

➤ Use the from and to options to report the timing value between two points in the design. The timing points in the report are called out with the <<< indicator.

The following command generates a post-synthesis timing report, as shown in Example 4-3.

```
rc:/> report timing -from stage_a_reg_0 -to stage_y_reg_3
```

<u>Example 4-2</u> on page 137 shows how this report looks before synthesis. The report shows the unmapped gates before they are replaced with mapped library elements. The report also shows the header, launch and capture clocks, the timing slack, and the timing startpoint and endpoint.

April 2010 136 Product Version 9.1

#### **Example 4-2 report timing Showing Unmapped Gates**

\_\_\_\_\_

Generated by: RTL Compiler (RC) Version

Generated on: Date
Module: add

Technology library: tutorial 1.0

Operating conditions: typical\_case (balanced\_tree)

Wireload mode: enclosed

| Pin              | ===== |     | Type            | Fanout | Load<br>(fF) | ======<br>Slew<br>(ps) | Delay<br>(ps) | Arrival<br>(ps) |
|------------------|-------|-----|-----------------|--------|--------------|------------------------|---------------|-----------------|
| (clock clk)      |       |     | launch          |        |              |                        |               | 0 R             |
| stage_a_reg_0/cl | k     | <<< |                 |        |              | 0                      |               | 0 R             |
| stage_a_reg_0/q  | (u)   |     | unmapped_d_flop | 3      | 70.8         | 0                      | +164          | 164 R           |
| add_14_25/A[0]   |       |     |                 |        |              |                        |               |                 |
| g2/in_0          |       |     |                 |        |              |                        | +0            | 164             |
| g2/z             | (u)   |     | unmapped_nand2  | 1      | 23.6         | 0                      | +136          | 300 F           |
| g5/in_0          |       |     |                 |        |              |                        | +0            | 300             |
| g5/z             | (u)   |     | unmapped_nand3  | 3      | 70.8         | 0                      | +196          | 496 R           |
| g25/in_0         |       |     |                 |        |              |                        | +0            | 496             |
| g25/z            | (u)   |     | unmapped_nand2  | 1      | 23.6         | 0                      | +136          | 632 F           |
| g26/in_0         |       |     |                 |        |              |                        | +0            | 632             |
| g26/z            | (u)   |     | unmapped_nand2  | 1      | 23.6         | 0                      | +136          | 768 R           |
| g35/in_0         |       |     |                 |        |              |                        | +0            | 768             |
| g35/z            | (u)   |     | unmapped_xnor2  | 1      | 23.6         | 0                      | +136          | 905 R           |
| add_14_25/Z[3]   |       |     |                 |        |              |                        |               |                 |
| stage_y_reg_3/d  |       | <<< | unmapped_d_flop |        |              |                        | +0            | 905             |
| stage_y_reg_3/cl | k     |     | setup           |        |              | 0                      | +100          | 1005 R          |
|                  |       |     |                 |        |              |                        |               |                 |
| (clock clk)      |       |     | capture         |        |              |                        |               | 500 R           |

Timing slack: -505ps (TIMING VIOLATION)

Start-point : stage\_a\_reg\_0/clk
End-point : stage\_y\_reg\_3/d
u: Net has unmapped pin(s).

Both reports show the header, launch and capture clocks, the complete path and slack, and the timing startpoint and endpoint. However, the difference between generating the report after synthesis is that the unmapped gates are replaced with mapped library elements.

April 2010 137 Product Version 9.1

#### **Example 4-3 Post-Synthesis Timing Report**

\_\_\_\_\_\_

Generated by: RTL Compiler (RC) Version

Generated on: Date
Module: add

Technology library: tutorial 1.0

Operating conditions: typical\_case (balanced\_tree)

Wireload mode: enclosed

|                     |          |        | ===== | ===== |               |                 |   |
|---------------------|----------|--------|-------|-------|---------------|-----------------|---|
| Pin                 | Туре     | Fanout |       |       | Delay<br>(ps) | Arrival<br>(ps) |   |
|                     |          |        |       |       |               |                 |   |
| (clock clk)         | launch   |        |       |       |               | 0 R             |   |
| stage_a_reg_0/CK << | :<       |        |       | 0     |               | 0 R             |   |
| stage_a_reg_0/Q     | fflopd   | 2      | 25.7  | 17    | +148          | 148 R           |   |
| g82/A               |          |        |       |       | +0            | 148             |   |
| g82/Y               | nand2    | 3      | 45.9  | 52    | +130          | 278 F           |   |
| g81/A               |          |        |       |       | +0            | 278             |   |
| g81/Y               | inv1     | 1      | 10.5  | 15    | +84           | 363 R           |   |
| g66/B               |          |        |       |       | +0            | 363             |   |
| g66/Y               | nand2    | 1      | 10.5  | 45    | +121          | 484 F           |   |
| g62/B               |          |        |       |       | +0            | 484             |   |
| g62/Y               | nand2    | 1      | 15.5  | 46    | +120          | 604 R           |   |
| g59/A               |          |        |       |       | +0            | 604             |   |
| g59/Y               | xor2     | 1      | 20.5  | 58    | +146          | 751 R           |   |
| stage_y_reg_3/D <<  | < fflopd |        |       |       | +0            | 751             |   |
| stage_y_reg_3/CK    | setup    |        |       | 0     | +100          | 851 R           |   |
|                     |          |        |       |       |               |                 | - |
| (clock clk)         | capture  | 2      |       |       |               | 500 R           |   |

Timing slack: -351ps (TIMING VIOLATION)

Start-point : stage\_a\_reg\_0/CK
End-point : stage\_y\_reg\_3/D

#### This report includes the following information:

- Prints out header information, including the wire-load model, operating conditions, and the library used
- Describes the launching and capturing clocks

- Shows hierarchical instances and paths inside: add\_14\_25/..
- Reports the worst path amongst all the paths -from stage\_a\_reg\* -to stage y reg\*
- Includes annotations, such as the following:
  - ☐ (u) shows unmapped pins
  - <<< shows path points set using the -from, -to, -through options or the specify paths command</p>
  - ☐ (i) shows an ideal driver

See <u>Handling Ideal Nets</u> on page 91 for more information.

- □ (\*) shows a zero slack borrow limit
- ☐ (@) shows an annotated cap
- ☐ (b) shows broken timing paths
- Shows the number of fanouts for each driver. This is the structural fanout instead of the wireload fanout, which is the number of leaf load pins on a net.
- Shows the total load (or capacitance) at each segment of the timing path in femto Farads
- Shows the slew, delay (interconnect delay at load pins, or gate or arc delay for a gate), and cumulative arrivals
- Shows the final slack and corresponding start- and end-points

### **Reporting Timing Exceptions**

- ➤ Use the -from and -to options with the report timing command to report timing exceptions, such as path\_disable, path\_delay, path\_adjust, multi\_cycle, path\_group, and cost\_group.
- path\_disable: Disables the timing analysis for specified paths. A path that satisfies this exception does not have a timing constraint set on it, hence, the path is not considered timing critical. The following commands generate a timing report with path\_disable, as shown in Example 4-4:

```
rc:/> path_disable -from {stage_a_reg* stage_b_reg*} -to stage_y_reg_*
/designs/add/timing/exceptions/path_disables/dis_1
rc:/> report timing -from stage a reg 0 -to stage y reg 3
```

April 2010 139 Product Version 9.1

#### **Example 4-4 Disabling Timing Analysis for Specified Paths**

Tracing clock networks.

Levelizing the circuit.

Applying wireload models.

Computing net loads.

Computing delays.

Computing arrivals and requireds.

\_\_\_\_\_\_

Generated by: RTL Compiler (RC) *version* 

Generated on: Date
Module: add

Technology library: tutorial 1.0

Operating conditions: typical\_case (balanced\_tree)

Wireload mode: enclosed

|                  |     | ======  |        |      |      |       |         |
|------------------|-----|---------|--------|------|------|-------|---------|
| Pin              |     | Туре    | Fanout | Load | Slew | Delay | Arrival |
|                  |     |         |        | (fF) | (ps) | (ps)  | (ps)    |
|                  |     |         |        |      |      |       |         |
| (clock clk)      |     | launch  |        |      |      |       | 0 R     |
| stage_a_reg_0/CK | <<< |         |        |      | 0    |       | 0 R     |
| stage_a_reg_0/Q  |     | fflopd  | 2      | 25.7 | 17   | +148  | 148 R   |
| g82/A            |     |         |        |      |      | +0    | 148     |
| g82/Y            |     | nand2   | 3      | 45.9 | 52   | +130  | 278 F   |
| g81/A            |     |         |        |      |      | +0    | 278     |
| g81/Y            |     | inv1    | 1      | 10.5 | 15   | +84   | 363 R   |
| g66/B            |     |         |        |      |      | +0    | 363     |
| g66/Y            |     | nand2   | 1      | 10.5 | 45   | +121  | 484 F   |
| g62/B            |     |         |        |      |      | +0    | 484     |
| g62/Y            |     | nand2   | 1      | 15.5 | 46   | +120  | 604 R   |
| g59/A            |     |         |        |      |      | +0    | 604     |
| g59/Y            |     | xor2    | 1      | 20.5 | 58   | +146  | 751 R   |
| stage_y_reg_3/D  | <<< | fflopd  |        |      |      | +0    | 751     |
| stage_y_reg_3/CK |     | setup   |        |      | 0    | +100  | 851 R   |
|                  |     |         |        |      |      |       |         |
| (clock clk)      |     | capture |        |      |      |       | R       |

-----

Exception : 'path\_disables/dis\_1'

Timing slack : UNCONSTRAINED

Start-point : stage\_a\_reg\_0/CK

End-point : stage\_y\_reg\_3/D

April 2010 140 Product Version 9.1

■ path\_delay: Overrides the default constraints and clocks for specified paths. The following commands generate a timing report with path\_delay constraints, as shown in Example 4-5:

```
rc:/> path_delay -from {stage_a_reg* stage_b_reg*} -to stage_y_reg_* -delay 100
/designs/add/timing/exceptions/path_delays/del_1
rc:/> report timing -from stage_a_reg_0 -to stage_y_reg_3
```

April 2010 141 Product Version 9.1

#### Example 4-5 Timing Report with path\_delay Constraints

Tracing clock networks.

Levelizing the circuit.

Applying wireload models.

Computing net loads.

Computing delays.

Computing arrivals and requireds.

\_\_\_\_\_\_

\_\_\_\_\_\_

Generated by: RTL Compiler (RC) version

Generated on: Date
Module: add

Technology library: tutorial 1.0

Operating conditions: typical case (balanced tree)

Wireload mode: enclosed

| Pin              |     | Type       | Fanout | Load<br>(fF) | Slew<br>(ps) | Delay<br>(ps) | Arrival<br>(ps) |  |
|------------------|-----|------------|--------|--------------|--------------|---------------|-----------------|--|
| stage a reg 0/CK | <<< |            |        |              | 0            |               | 0 R             |  |
| stage_a_reg_0/Q  |     | fflopd     | 2      | 25.7         | 17           | +148          | 148 R           |  |
| g82/A            |     |            |        |              |              | +0            | 148             |  |
| g82/Y            |     | nand2      | 3      | 45.9         | 52           | +130          | 278 F           |  |
| g81/A            |     |            |        |              |              | +0            | 278             |  |
| g81/Y            |     | inv1       | 1      | 10.5         | 15           | +84           | 363 R           |  |
| g66/B            |     |            |        |              |              | +0            | 363             |  |
| g66/Y            |     | nand2      | 1      | 10.5         | 45           | +121          | 484 F           |  |
| g62/B            |     |            |        |              |              | +0            | 484             |  |
| g62/Y            |     | nand2      | 1      | 15.5         | 46           | +120          | 604 R           |  |
| g59/A            |     |            |        |              |              | +0            | 604             |  |
| g59/Y            |     | xor2       | 1      | 20.5         | 58           | +146          | 751 R           |  |
| stage_y_reg_3/D  | <<< | fflopd     |        |              |              | +0            | 751             |  |
| stage_y_reg_3/CK |     | setup      |        |              | 0            | +100          | 851 R           |  |
|                  |     |            |        |              |              |               | 100             |  |
|                  |     | path_delay |        |              |              |               | 100             |  |

-----

Exception : 'path\_delays/del\_1' 100ps
Timing slack : -751ps (TIMING VIOLATION)

Start-point : stage\_a\_reg\_0/CK
End-point : stage\_y\_reg\_3/D

April 2010 142 Product Version 9.1

■ path\_adjust: Adjusts the path constraints by a specified amount. A positive adjustment loosens the constraint while a negative adjustment tightens it. Path adjusts are cumulative. The following report timing command reports path\_adjust constraints, as shown in Example 4-6.

```
rc:/> path_adjust -from {stage_a_reg* stage_b_reg*} -to stage_y_reg_* -delay
100
rc:/> path_adjust -from {stage_a_reg*} -to stage_y_reg_* -delay 5
rc:/> report timing -from stage a reg 0 -to stage y reg 3
```

April 2010 143 Product Version 9.1

#### **Example 4-6 Path Adjusts Timing Report**

\_\_\_\_\_\_

Generated by: RTL Compiler (RC) version

Generated on: Date
Module: add

Technology library: tutorial 1.0

Operating conditions: typical case (balanced tree)

Wireload mode: enclosed

|                  |     |             |        | ===== | ====== |       |        |       |
|------------------|-----|-------------|--------|-------|--------|-------|--------|-------|
| Pin              |     | Туре        | Fanout | Load  | Slew   | Delay | Arriva | al    |
|                  |     |             |        | (fF)  | (ps)   | (ps)  | (ps)   |       |
| (clock clk)      |     | launch      |        |       |        |       | 0      | <br>R |
| stage a reg 0/CK | <<< |             |        |       | 0      |       | 0      | R     |
| stage a reg 0/Q  |     | fflopd      | 2      | 25.7  | 17     | +148  | 148    | R     |
| g82/A            |     | -           |        |       |        | +0    | 148    |       |
| g82/Y            |     | nand2       | 3      | 45.9  | 52     | +130  | 278    | F     |
| g81/A            |     |             |        |       |        | +0    | 278    |       |
| g81/Y            |     | inv1        | 1      | 10.5  | 15     | +84   | 363    | R     |
| g66/B            |     |             |        |       |        | +0    | 363    |       |
| g66/Y            |     | nand2       | 1      | 10.5  | 45     | +121  | 484    | F     |
| g62/B            |     |             |        |       |        | +0    | 484    |       |
| g62/Y            |     | nand2       | 1      | 15.5  | 46     | +120  | 604    | R     |
| g59/A            |     |             |        |       |        | +0    | 604    |       |
| g59/Y            |     | xor2        | 1      | 20.5  | 58     | +146  | 751    | R     |
| stage_y_reg_3/D  | <<< | fflopd      |        |       |        | +0    | 751    |       |
| stage_y_reg_3/CK |     | setup       |        |       | 0      | +100  | 851    | R     |
|                  |     |             |        |       |        |       |        |       |
| (clock clk)      |     | capture     |        |       |        |       | 500    | R     |
|                  |     | adjustments |        |       |        | +105  | 605    |       |
|                  |     |             |        |       |        |       |        |       |

Exception : 'path\_adjusts/adj\_2' path adjust 5ps
Exception : 'path\_adjusts/adj\_1' path adjust 100ps

Timing slack: -246ps (TIMING VIOLATION)

Start-point : stage\_a\_reg\_0/CK
End-point : stage\_y\_reg\_3/D

multi\_cycle: Overrides the default clock cycle, or the closing and opening edges of the clock. Use the multi\_cycle -help command to see detailed examples for each of the shifting capture and launch edges for paths.

April 2010 144 Product Version 9.1

■ path\_group and cost\_group: These timing exceptions work together. For example, if you use the following cost\_group command to define a "group" with an optimization weight of 5 and name the group C2O:

```
rc:/> cost group -name C20 -weight 5
```

Then you can attach different paths to this group. For example, the following commands associate each path that satisfies this exception as a C20 group path with a weight of 5. All paths in a group are optimized together. The group weight is used to optimize a particular set of paths.

```
rc:/> path_group -from [find . -instance *reg*] -to /designs/timing_example/
ports out/* -group C20
```

### **Reporting Path Exceptions**

➤ Use the report timing -lint command to also report path exceptions. If an exception is not satisfied by any path in the design, then it is reported.

For example, from the RTL shown in Example 4-1, there cannot be a path from stage\_y\_reg\* to stage\_a\_reg\_\* (or to stage\_b\_reg\_\*). Any exception defined for such a path cannot be satisfied by reporting it as lint (warning), as shown in Example 4-7.

```
rc:/> multi_cycle -capture_shift 2 -from stage_y_reg* -to {stage_a_reg*
stage_b_reg*} -name exception_unsatis
/designs/timing_example/timing/exceptions/multi_cycles/exception_unsatis
rc:/> report timing -lint
```

April 2010 145 Product Version 9.1

#### **Example 4-7 Reporting Path Exceptions**

```
Tracing clock networks.
      Levelizing the circuit.
      Applying wireload models.
      Computing net loads.
      Computing delays.
      Computing arrivals and requireds.
______
 Generated by:
                    RTL Compiler (RC) Version
 Generated on:
                     Date
 Module:
                    timing example
 Technology library: tutorial 1.0
 Operating conditions: typical case (balanced tree)
 Wireload mode:
                    enclosed
```

\_\_\_\_\_\_

No paths in the design meet the path specifications for the following timing exceptions. To see the path specifications, use the get\_attribute paths attribute on the exception:

/designs/timing example/timing/exceptions/multi cycles/exception unsati

Use the -num paths option to specify the maximum number of paths to report.

Example 4-8 shows a timing report run with the -num paths option.

#### **Example 4-8 Reporting the Maximum Number of Paths**

```
rc:/designs/top> report timing -num paths 4
______
Generated by: Cadence RTL Compiler (RC) Version
______
path 1:
  Pin
                                 Delay
             Type Fanout Load Slew
                                      Arrival
                      (fF) (ps) (ps) (ps)
Timing slack :
           543ps
Start-point : accum[1]
End-point : aluout_reg_7/D
path 2:
  Pin
              Type Fanout Load Slew Delay Arrival
                         (fF) (ps) (ps) (ps)
```

You can also use the GUI to obtain a report timing -lint report. Go to the menu bar and Report -> Timing -> Lint Report.

#### Example 4-9 GUI: Report timing -lint



Right-click on an object name to view the context-sensitive menu. The *Exception* s tab also includes a report timing command

April 2010 147 Product Version 9.1

## **Reporting EndPoint Histograms**

➤ Use the GUI to visualize endpoint slack histogram. Go to the menu bar and Report -> Timing -> Endpoint Histogram.

Figure 4-2 GUI: Endpoint Slack Histogram



April 2010 148 Product Version 9.1

### **Generating an Area Report**

The area report lists the total design area, as well as a breakdown of area per level of hierarchy. The area numbers are calculated by counting the number of cells instantiated in the design and multiplying by the cell area specified in the respective technology library.

➤ Use the <u>report area</u> [design]... [> file] command to report the number of cells mapped against the hierarchical blocks in the current design, the wire-load model for each of the blocks, and the combined cell area in each of the blocks and the top level design.

Example 4-10 shows an area report for the current design.

#### Example 4-10 Area Report

rc:/ report area

Generated by: RTL Compiler (RC) version

Generated on: Date

Module: filter16opt
Technology library: osu05 stdcells

Operating conditions: typical (balanced tree)

Wireload mode: enclosed

\_\_\_\_\_\_

| Instance               | Cells | Cell Area | Net Area | Wireload      |
|------------------------|-------|-----------|----------|---------------|
| filter16opt            | 4141  | 1723122   | 0        | <none></none> |
| csa tree add 396 39    | 1081  | 475092    | 0        | <none></none> |
|                        | 306   | 71991     | 0        | <none></none> |
| const_mul_287_42       | 283   | 70839     | 0        | <none></none> |
| final_adder_add_396_39 | 245   | 55935     | 0        | <none></none> |

April 2010 149 Product Version 9.1

#### **Generating Cell Instance Reports**

By default, the instance report provides timing related information on

- Instances
- Library cell instances
- Pins of the instance and all the delay arcs between those pins
- Slew-in, load, slew-out, delay, and slack
- Generate timing information for a cell instance in the design using the <u>report</u> <u>instance</u> command.

Example 4-11 shows an instance report that includes power information.

#### **Example 4-11 report instance**

```
Module:
                          dpldalgn
 module: dpldalgn tutorial 1.0
  Operating conditions: typical_case (balanced_tree)
  Wireload mode: enclosed
______
         Instance Timing Info
 Instance n0000D3666 of libcell nor2
                 Slew
Arc Arc Slew
From To In Load Out Delay Slack
A r Y f 46.2 20.7 57.2 136.0 -1022.4
A f Y r 46.2 20.7 57.2 136.0 -1022.4
B r Y f 16.5 20.7 57.2 134.0 -900.2
B f Y r 16.5 20.7 57.2 134.0 -900.2
         Instance Power Info
 Instance n0000D3666 of Libcell nor2
  Leakage
            Internal
 Power(nW) Power(nW) Power(nW)
       0.0
                   0.0 1293.8
Computed Computed Net
Pin Net Probability Toggle Rate(/ns) Power(nW)
Y n_176 0.2 0.0050 1293.8
A n_138 0.7 0.0100 2587.5
B n_26 0.5 0.0200 5175.0
                                      0.0100
0.0200
B n<sup>26</sup>
                      0.5
                                                    5175.0
```

Slew-In: Reports the slew for all input pins.

- *Slew-Out*: Reports the slew for all output pins.
- Load: Reports the fanout and interconnect capacitance
- *Delay*: Reports the cell delay, which is determined by the cell's intrinsic delay (internal delay), the load that it is driving, and the input transition (skew).
- *Slack*: Reports the amount of time by which a violation is avoided. A negative slack indicates a timing violation.
- Arc From Arc To: Reports the delay arcs between pins.

In the GUI, you can simultaneously visualize instance slew with propagation delays with the gui\_tb\_set\_top\_pane command.

```
rc:/> gui_tb_set_top_pane -type slew
```

You will get something like the following:

April 2010 151 Product Version 9.1



## Reporting Design Rule Violations (DRVs)

➤ Use the <u>report design\_rules</u> command to report any DRVs that are present in the specified design objects.

Example 4-12 shows a DRV report for the maximum transition violations.

## Example 4-12 DRV Report for max\_transition

| rc:/ report design_rules c                                                                               | design_                                          | -                                          |        |      |           |
|----------------------------------------------------------------------------------------------------------|--------------------------------------------------|--------------------------------------------|--------|------|-----------|
| Generated by: F Generated on: C Module: C Technology library: t Operating conditions: M Wireload mode: E | date<br>design_<br>tutoria<br>MAX (ba<br>enclose | piler (R<br>name<br>1 1.0<br>lanced_t<br>d | C) ver | sion |           |
| Max_transition design rule                                                                               |                                                  |                                            |        |      |           |
| Pin                                                                                                      |                                                  | =                                          |        |      | Violation |
| a[16] (Primary Input) > Other violations on                                                              |                                                  | 436                                        | 690    | 400  | 36        |
| a[17] (Primary Input) > Other violations on                                                              |                                                  | 436                                        | 686    | 400  | 36        |
| a[0] (Primary Input) > Other violations on                                                               |                                                  | 431                                        | 589    | 400  | 31        |
| a[2] (Primary Input) > Other violations on                                                               |                                                  | 429                                        | 553    | 400  | 29        |
| a[14] (Primary Input) > Other violations on                                                              |                                                  | 429                                        | 553    | 400  | 29        |
| a[1] (Primary Input) > Other violations on                                                               |                                                  | 429                                        | 553    | 400  | 29        |
| a[18] (Primary Input) > Other violations on                                                              |                                                  | 428                                        | 540    | 400  | 28        |
| a[13] (Primary Input) > Other violations on                                                              |                                                  | 428                                        | 540    | 400  | 28        |
| a[7] (Primary Input) > Other violations on                                                               |                                                  | 428                                        | 540    | 400  | 28        |
| -> Other violations on                                                                                   | 116 C                                            |                                            | 240    |      |           |

Example 4-13 shows a DRV report for the maximum capacitance design rule violations.

April 2010 153 Product Version 9.1

### Example 4-13 DRV Report for max\_capacitance

|                                              |                                                           |                                      | design_name                                                                    |         |           |
|----------------------------------------------|-----------------------------------------------------------|--------------------------------------|--------------------------------------------------------------------------------|---------|-----------|
| Gene<br>Gene<br>Modu<br>Tech<br>Open<br>Wire | erated by erated on ale: anology larating core eload mode | :<br>:<br>ibrary:<br>nditions:<br>e: | RTL Compiler (RC) v date design_name tutorial 1.0 MAX (balanced_tree) enclosed | rersion |           |
|                                              |                                                           |                                      | ule (violation total                                                           |         |           |
| Pin                                          |                                                           |                                      | Load (ff)                                                                      |         | Violation |
| a[16]                                        | (Primary                                                  |                                      | 179.5                                                                          | 165.0   | 14.5      |
| a[17]                                        | (Primary                                                  | Input)                               | 179.4                                                                          | 165.0   | 14.4      |
| a[0]                                         | (Primary                                                  | Input)                               | 177.3                                                                          | 165.0   | 12.3      |
| a[2]                                         | (Primary                                                  | Input)                               | 176.5                                                                          | 165.0   | 11.5      |
| a[14]                                        | (Primary                                                  | Input)                               | 176.5                                                                          | 165.0   | 11.5      |
| a[1]                                         | (Primary                                                  | Input)                               | 176.5                                                                          | 165.0   | 11.5      |
| a[10]                                        | (Primary                                                  | Input)                               | 176.2                                                                          | 165.0   | 11.2      |
| a[18]                                        | (Primary                                                  | Input)                               | 176.2                                                                          | 165.0   | 11.2      |
| a[7]                                         | (Primary                                                  | Input)                               | 176.2                                                                          | 165.0   | 11.2      |
| a[6]                                         | (Primary                                                  | Input)                               | 176.2                                                                          | 165.0   | 11.2      |
| a[5]                                         | (Primary                                                  | Input)                               | 176.2                                                                          | 165.0   | 11.2      |
| a[4]                                         | (Primary                                                  | Input)                               | 176.2                                                                          | 165.0   | 11.2      |
| a[3]                                         | (Primary                                                  | Input)                               | 176.2                                                                          | 165.0   | 11.2      |
| a[13]                                        | (Primary                                                  | Input)                               | 176.2                                                                          | 165.0   | 11.2      |
| a[12]                                        | (Primary                                                  | Input)                               | 176.2                                                                          | 165.0   | 11.2      |
| a[11]                                        | (Primary                                                  | Input)                               | 176.2                                                                          | 165.0   | 11.2      |
| a[15]                                        | (Primary                                                  | Input)                               | 176.2                                                                          | 165.0   | 11.2      |
| a[9]                                         | (Primary                                                  | Input)                               | 176.0                                                                          | 165.0   | 11.0      |
| a[8]                                         | (Primary                                                  | Input)                               | 176.0                                                                          | 165.0   | 11.0      |

Example 4-14 shows a DRV report for the maximum fanout design rule violations.

April 2010 154 Product Version 9.1

#### Example 4-14 DRV Report for max\_fanout

a[1] (Primary Input)

a[0] (Primary Input)

rc:/ report design rules design name \_\_\_\_\_\_ Generated by:

Generated on:

Generated on:

Module:

Technology library:

Operating conditions:

MAX (balanced\_tree)

Operating conditions:

MAX (balanced\_tree) Wireload mode: enclosed \_\_\_\_\_\_ Max fanout design rule (violation total = 228.000) Fanout. \_\_\_\_\_\_ 8.000 a[9] (Primary Input) 20.000 12.000 a[17] (Primary Input) 20.000 8.000 12.000 12.000 a[16] (Primary Input) 8.000 20.000 a[15] (Primary Input) 20.000 8.000 12.000 a[14] (Primary Input) 8.000 12.000 20.000 a[13] (Primary Input) 20.000 8.000 12.000 a[12] (Primary Input) 8.000 12.000 20.000 a[11] (Primary Input) 8.000 20.000 12.000 a[10](Primary Input) 20.000 8.000 12.000 12.000 a[18] (Primary Input) 20.000 8.000 20.000 a[8] (Primary Input) 8.000 12.000 a[7] (Primary Input) 20.000 8.000 12.000 a[6] (Primary Input) 20.000 8.000 12.000 a[5] (Primary Input) 20.000 8.000 12.000 a[4] (Primary Input) 20.000 8.000 12.000 a[3] (Primary Input) 20.000 8.000 12.000 a[2] (Primary Input) 20.000 8.000 12.000

20.000

20.000

8.000

8.000

12.000

12.000

April 2010 155 Product Version 9.1

### **Generating a Gates Report**

Use the <u>report gates</u> command to list all the library cells used in the design, the number of instances, area, and the library name, as shown in Example 4-15. The report gates command does not accept a sub design, such as report gate /design/...

➤ To report the gate count of a sub-block, use the following commands:

```
rc:/> get_attribute cell_area [find / -subdesign <subd name>]
rc:/> get_attribute cell_count [find / -subdesign <subd name>
rc:/> report gates
```

#### Example 4-15 report gates

| Gate    | Instances | Area        | Library        |
|---------|-----------|-------------|----------------|
| AND2X1  | 10        | 2880.000    | osu05_stdcells |
| AND2X2  | 137       | 39456.000   | osu05_stdcells |
| AOI21X1 | 60        | 17280.000   | osu05_stdcells |
| AOI22X1 | 28        | 10080.000   | osu05_stdcells |
| BUFX2   | 74        | 15984.000   | osu05_stdcells |
| BUFX4   | 4         | 1152.000    | osu05_stdcells |
| DFFSR   | 438       | 693792.000  | osu05_stdcells |
| FAX1    | 261       | 281880.000  | osu05_stdcells |
| HAX1    | 44        | 31680.000   | osu05_stdcells |
| INVX1   | 561       | 80784.000   | osu05_stdcells |
| INVX2   | 511       | 73584.000   | osu05_stdcells |
| INVX4   | 8         | 1728.000    | osu05_stdcells |
| INVX8   | 1         | 360.000     | osu05_stdcells |
| MUX2X1  | 93        | 40176.000   | osu05_stdcells |
| NAND2X1 | 935       | 201960.000  | osu05_stdcells |
| NAND3X1 | 35        | 11340.000   | osu05_stdcells |
| NOR2X1  | 221       | 47736.000   | osu05_stdcells |
| NOR3X1  | 1         | 576.000     | osu05_stdcells |
| OAI21X1 | 618       | 127926.000  | osu05_stdcells |
| OAI22X1 | 22        | 7920.000    | osu05_stdcells |
| OR2X1   | 11        | 3168.000    | osu05_stdcells |
| OR2X2   | 12        | 3456.000    | osu05_stdcells |
| XNOR2X1 | 26        | 13104.000   | osu05_stdcells |
| XOR2X1  | 30        | 15120.000   | osu05_stdcells |
| total   | 4141      | 1723122.000 |                |

April 2010 156 Product Version 9.1

### **Generating a Net Report**

➤ Use the <u>report nets</u> command to get information for the top-level nets in the design.

You can specify pin names, nets, instances, maximum and minimum fanout threshold values, nets, and instances.

Control the data printed out using the -minfanout and -maxfanout options for nets that have fanout between these values.

The following command takes pin names and reports the nets associated with them, as shown in Example 4-16:

```
rc:/> report net -pin g22/A bx reg2/D
```

#### Example 4-16 report net

```
______
 Generated by:
                RTL Compiler (RC) Version
 Generated on:
                Date
 Module:
 Technology library: slow 1.5
 Operating conditions: slow (balanced tree)
 Wireload mode:
                 segmented
______
   Total Slew Slew
Net Cap(fF) Rise Fall Driver(s) Load(s)
n 0 20.3 0.0 0.0 g24/Y
                      g23/A
                      g22/A
                      bx reg3/CK
ai 12.0 0.0 0.0 ai
                      q25/A
                      bx reg2/D
```

April 2010 157 Product Version 9.1

### **Generating a Summary Report**

➤ Use <u>report summary</u> to report the area used by the design, cells mapped for the blocks in the specified design, the wireload model, and the timing slack of the critical path. You can also report if any design rule is violated and the worst violator information.

The report summary command generates a report of the area used by the design, the worst timing endpoint in the design, and the design rule violations summary, as shown in Example 4-17.

#### **Example 4-17 report summary**

```
______
 Generated by: RTL Compiler (RC) version
Generated on: date
 Module: alu
Technology library: tutorial 1.0
 Operating conditions: typical case (balanced tree)
 Wireload mode:
               enclosed
______
     Timing
    -----
       Endpoint
Slack
-----
-1082ps out1 tmp reg[9]/D
     Area
Instance Cells Cell Area Net Area Wireload
_____
          326
                   525 0 AL MEDIUM (S)
gen test
(S) = wireload was automatically selected
     Design Rule Check
     _____
Max transition design rule: no violations.
Max capacitance design rule (violation total = 19402.5)
Worst violator:
                 Load (ff)
                               Max Violation
_____
in0[5] (Primary Input)
                     96.9 5.0
                                       91.9
Max fanout design rule (violation total = 16.000)
Worst violator:
                              Max Violation
Pin
                   Fanout
______
                    8.000
                            4.000
in0[5] (Primary Input)
```

April 2010 158 Product Version 9.1

## **Generating a QOR Report**

➤ Use the <u>report gor</u> command to report the critical path slack, total negative slack (TNS), number of gates on the critical path, and number of violating paths for each cost group. Also report the instance count, number of clock gating elements, total area, cell area, leakage power, runtime, and host name information, as shown in Example 4-18.

#### Example 4-18 report qor

|                             | ======================================= |
|-----------------------------|-----------------------------------------|
| Generated by:               | TL Compiler (RC) version                |
| Generated on: D             | Date                                    |
| Module: f                   | ilter16opt                              |
| Technology library: o       | su05_stdcells                           |
| Operating conditions: t     | ypical (balanced_tree)                  |
| Wireload mode: e            | nclosed                                 |
|                             |                                         |
| Timing                      |                                         |
| <br>Cost Critical Vi        | olating                                 |
| Group Path Slack TNS        |                                         |
|                             |                                         |
| default No paths 0          |                                         |
| I2C 6587.6 0                | 0                                       |
| C2O 6545.3 0                | 0                                       |
| C2C 0.5 0                   | 0                                       |
|                             |                                         |
| Instance Count              |                                         |
|                             |                                         |
| Leaf Instance Count         | 4141                                    |
| Sequential Instance Count   | 438                                     |
| Combinational Instance Coun | t 3703                                  |
| Hierarchical Instance Count | 4                                       |
| Area & Power                |                                         |
|                             |                                         |
| Total Area                  | 1723122.0                               |
| Cell Area                   | 1723122.0                               |
| Leakage Power               | 541.097 nW                              |
| Switching Power             | 400202286.966 nW                        |
| Runtime                     | 67 seconds                              |
| Hostname                    | rcae004.cadence.com                     |

\_\_\_\_\_

April 2010 159 Product Version 9.1

### **Generating a Power Report**

➤ Use the <u>report power</u> command, as shown in Example 4-19, to report the power consumed. The information reported depends on your current position in the design hierarchy and on the specified nets or instances.

#### Example 4-19 report power

\_\_\_\_\_\_

Generated by: RTL Compiler (RC) v05.20-s015\_1

Generated on: Feb 23 2006 04:25:42 PM

Technology library: osu05\_stdcells

Operating conditions: typical (balanced tree)

Wireload mode: enclosed

\_\_\_\_\_\_

|                        |       | Leakage   | Internal      | Net           | Switching     |
|------------------------|-------|-----------|---------------|---------------|---------------|
| Instance               | Cells | Power(nW) | Power(nW)     | Power(nW)     | Power(nW)     |
|                        |       |           |               |               |               |
| filter16opt            | 4141  | 541.097 2 | 249800383.841 | 150401903.125 | 400202286.966 |
| csa_tree_add_396_39    | 1081  | 150.959   | 58769356.269  | 61963412.500  | 120732768.769 |
| const_mul_287_42       | 283   | 20.499    | 4761835.405   | 5740381.250   | 10502216.655  |
| const_mul_284_42       | 306   | 19.943    | 5458585.064   | 6765406.250   | 12223991.315  |
| final_adder_add_396_39 | 245   | 16.272    | 16235385.554  | 16788100.000  | 33023485.554  |

April 2010 160 Product Version 9.1

# **Analyzing Latch-Based Designs**

- Latch Time Borrowing on page 161
- Maximum Time Borrowing on page 162

For information on using the latch\_borrow and latch\_max\_borrow attributes, see Specifying Latch Time Borrow Values on page 89.

### **Latch Time Borrowing**

Time borrowing, also known as cycle stealing, takes advantage of the latch transparency to borrow time from the next stage to meet timing constraints.

Static timing analysis of latch-based designs is a two step process.

- Perform timing analysis and assume that the d->q arcs of latches are not active. The q
  output of every latch switches a short time after the latch opens and is then stable for the
  rest of the clock cycle.
- 2. Enable the D to Q arcs and if the arrival times at all of the latch D pins are early enough that they are available before the latch opens again, then the circuit will meet its setup requirements and there is no timing violation.

However, if the arrival time at one of the D pins is late enough to cause a transition at Q that is later than previously assumed for Q, then time borrowing must be performed and new arrival times must be computed.

Complications occur when the arrival time at one of the latch d pins is late enough that it causes a transition at q that is later than the latest arrival time that was previously assumed for q. Whenever the arrival time at q is caused by a late arrival at d, instead of being caused by the enable ->q event, then time borrowing occurs.

Time is always borrowed from one stage to its previous stage, as shown in Figure 4-3. No time borrowing for a latch means that the logic feeding the D input must be stable before the latch opens. Maximum time borrowing means that the logic feeding the D input has time to become stable until the latch closes.

April 2010 161 Product Version 9.1

Figure 4-3 Polarity of Time Borrowing



Not all timing analysis engines use the same time borrowing algorithm.

### **Maximum Time Borrowing**

Maximum time borrowing is shown in Figure 4-4. Assume that the setup time is zero.

Figure 4-4 Max Time Borrowing 1



For the LAT1 to LAT2 path, the signal arrives at 8 ns while the clock arrives at 5 ns. However, since LAT2 is still open, this path borrows 3 ns from the next path (LAT2 to LAT3), and thereby meets setup, as shown in Figure 4-5.

April 2010 162 Product Version 9.1

Figure 4-5 Max Time Borrowing 2



The amount of slack needed is borrowed, unless that amount causes a late arrival for the next stage. By default, the maximum that can be borrowed is the pulse width-setup, or you can set a limit.

Example 4-20 shows a latch timing report.

**Example 4-20 Latch Timing Report** 

| Pin        | Type            | Fanout |      |    | Delay<br>(ps) | Arrival<br>(ps) | _ |
|------------|-----------------|--------|------|----|---------------|-----------------|---|
| (clock ck) | launch          |        |      |    |               | 0               | R |
|            | latency         |        |      |    | +44           | 44              | R |
|            | uncertainty     |        |      |    | -89           | -45             | R |
| latch2/ENA | latchd          |        |      |    |               | -45             | R |
| latch2/D   | lent            |        |      |    | +436          | 392             | R |
|            | latch_d_arrival |        |      |    | +0            | 392             | R |
| latch2/Q   | latchd          | 1      | 20.4 | 16 | +148          | 540             | R |
| latch3/D   | latchd          |        |      |    | +0            | 540             |   |
|            |                 |        |      |    |               |                 |   |
| (clock ck) | open            |        |      |    |               | 0               | R |
|            | latency         |        |      |    | +44           | 44              | R |
|            | uncertainty     |        |      |    | -89           | -45             | R |
| latch3/ENA | borrowed        |        |      |    | +584          | 540             |   |

April 2010 163 Product Version 9.1

April 2010 164 Product Version 9.1

# **Performing Multi-Mode Timing Analysis**

- Overview of Multi-Mode Timing Analysis on page 166
  - □ <u>Multi-Mode Timing Analysis and Optimization Design Flow</u> on page 166
- Creating Modes on page 168
- <u>Using Multi-Mode Analysis Timing Commands</u> on page 170
  - □ RTL Compiler Mode-Specific Timing Commands on page 170
  - □ SDC Mode-Specific Timing Commands on page 170
  - □ SDC Mode-Independent Commands on page 172
- Setting Timing Constraints in a Multi-Mode Environment on page 173
  - □ <u>Different Ways of Setting Timing Constraints</u> on page 173
  - Setting Timing Constraints on page 176
- Getting Mode-Specific Object Information on page 179
- Analyzing and Reporting Multi-Mode Information on page 181
- Writing out the Multi-Mode Environment on page 182
  - Outputting to Encounter on page 182
  - □ Writing Out Multi-Mode SDC Constraints on page 183
- Performing Power Analysis in a Multi-Mode Environment on page 184
- Additional Information on page 185
  - □ <u>Using the Same Names for Timing Objects in Different Modes</u> on page 185
  - Unconstrained Timing Paths on page 186

# **Overview of Multi-Mode Timing Analysis**

In today's design flow, designs need to work in different modes. The goal of multi-mode timing analysis is to analyze and optimize different timing modes simultaneously. A mode signifies the functional or operational behavior of a design.

Modes are controlled by a set of constraints that constrain the design and drive timing analysis. A design may have several functional modes, such as test, scan, and normal functional modes. For example, in a Multiple Supply Voltage (MSV) design, a normal functional mode can be further divided into different shut down modes. The timing constraints for these modes can vary and sometimes conflict from one mode to another.

In a traditional synthesis flow, you perform synthesis in each mode and try to close timing by synthesizing all the different timing constraints. This can introduce a critical path in another mode while you are trying to close timing in the current mode. RTL Compiler's multi-mode support reduces the extra design cycle and performs timing analysis and optimization simultaneously based on multiple SDC constraints.

### Multi-Mode Timing Analysis and Optimization Design Flow

<u>Figure 5-1</u> on page 167 shows the multi-mode timing analysis flow. Make sure you create modes after loading and elaborating the design, before reading in an SDC file, and before setting the constraints.

Example 5-1 on page 167 provides a sample script for the multi-mode timing analysis flow.

April 2010 166 Product Version 9.1

Read target libraries Read HDL files Elaborate design mode 1 Create modes \_timing mode 2 Set timing constraints by timina mode 3 Set optimization \_timing Modify Verify constraints Synthesize design Perform timing analysis No Meet constraints? Output to Encounter

Figure 5-1 Multi-Mode Timing Analysis and Optimization Flow

Example 5-1 Sample Script for Multi-Mode Timing Analysis and Optimization Flow

```
set_attribute lib_search_path ...
set_attribute hdl_search_path ...
set_attribute library ...
read_hdl <hdl_file_name>
elaborate
create_mode -name {function LBIST MBIST}
read_sdc -mode function core_function.sdc io_function.sdc
read_sdc -mode LBIST core_LBIST.sdc io_LBIST.sdc
read_sdc -mode MBIST core_MBIST.sdc io_MBIST.sdc
synthesize -to_map
report timing
write_encounter design
```

# **Creating Modes**

Before using the create mode command, load the libraries and the design.

After reading and elaborating the design, use the following command to create new modes:

```
rc:/> create_mode [-design design] -name mode_names
```

**Note:** When there are multiple designs, specify the -design option when using the create\_mode command.

#### **Example 5-2 Creating Multiple Modes Using One Command**

```
rc:/> create mode -name {mode1 mode2}
```

### **Example 5-3 Creating Separate Modes Using Multiple Commands**

```
rc:/> create_mode -name a
/designs/top/modes/a
rc:/> create_mode -name b
/designs/top/modes/b
rc:/> find /-mode *
/designs/top/modes/a /designs/top/modes/b
```

After creating a new mode, a container called modes, as shown in Figure 5-2, displays in the design information hierarchy under the top design: /designs/top/, which is used to store all the modes you create. The modes container stored under /timing, includes the following three components: clock domains, exceptions, and external delays.

April 2010 168 Product Version 9.1

Figure 5-2 Multi-Mode Design Information Hierarchy



See the "RTL Compiler Design Information Hierarchy" chapter in the <u>Using Encounter RTL:</u> <u>Compiler</u> manual for detailed information.

**Note:** After creating a mode, if you set a timing constraint without using the -mode option, then this will result in an error, as shown in Example Example 5-4 on page 169.

#### **Example 5-4 Error Annotating Constraints After Defining Modes**

April 2010 169 Product Version 9.1

# **Using Multi-Mode Analysis Timing Commands**

### **RTL Compiler Mode-Specific Timing Commands**

- ➤ Use the -mode option with the following commands to create a mode-specific timing constraint. See <u>Setting RTL Compiler Mode-Specific Timing Constraints</u> on page 173.
- <u>define clock</u>
- <u>external delay</u>
- multi cycle
- path\_adjust
- path\_delay
- path disable
- path group
- specify paths

## **SDC Mode-Specific Timing Commands**

The following constraints are supported for multi-mode analysis and optimization and will be stored in the design hierarchy under the corresponding mode that you create. See <u>Setting Mode-Specific SDC Timing Constraints</u> on page 174.

- create clock
- create generated clock
- group path
- set false path
- set input delay
- set output delay
- set max delay
- set max time borrow
- set multicycle path
- set case analysis

April 2010 170 Product Version 9.1

set disable timing

**Note:** The SDC mode-specific constraints take the -mode option when applied with the dc:: prefix in the RTL Compiler command line. However, the -mode option is not required if you read in those constraints using the read sdc -mode mode name command.

The following SDC commands are supported for multi-mode if they are applied on a clock object, as shown in <u>Example 5-5</u> on page 171. If applied on clock pins, then these commands have a global effect, which means that the effects are the same across all modes, as shown in <u>Example 5-6</u> on page 171.

- set\_clock\_uncertainty
- set clock latency

**Note:** These two SDC constraints do not take the -mode option when applied with the dc: prefix in the RTL Compiler command line.

#### Example 5-5 Applying set\_clock\_latency on a Clock Object in Mode a

The following command adds 90ps on CLK1 in mode a only:

rc:/> dc::set clock latency -rise 0.09 [dc::get clocks CLK1]

#### Example 5-6 Global Mode Effect of the set clock latency Command

rc:/> dc::set clock latency -rise 0.05 [find / -pin ff3/CK]

See Supported SDC Commands on page 28 for a complete list of supported commands.

April 2010 171 Product Version 9.1

### **SDC Mode-Independent Commands**

The following commands are not mode dependent, which means that you cannot set them for specific modes. Using these commands will have the same effect across all modes.

- set clock gating check
- set\_clock\_transition
- set\_max\_transition
- set\_drive
- set driving cell
- set\_fanout\_load
- set\_ideal\_net
- set input transition
- set\_load
- set\_operating\_conditions
- set port fanout number
- set wire load mode
- set wire load model
- set wire load selection group

April 2010 172 Product Version 9.1

# **Setting Timing Constraints in a Multi-Mode Environment**

### **Different Ways of Setting Timing Constraints**

You can apply multi-mode timing constraints by:

- Setting RTL Compiler Mode-Specific Timing Constraints
- Setting Mode-Specific SDC Timing Constraints using the dc::SDC command with the -mode option.
- Reading SDC Files Using the read sdc -mode Command
- Setting RTL Compiler Mode-Specific Attributes

After creating a mode, if you set a timing constraint without using the -mode option, then this will result in an error, as shown in <u>Example 5-4</u> on page 169.

#### **Setting RTL Compiler Mode-Specific Timing Constraints**

➤ Use the -mode option with <u>RTL Compiler Mode-Specific Timing Commands</u> to set timing constraints in different modes as shown in <u>Example 5-7</u> on page 173.

#### Example 5-7 Setting Mode Specific RTL Compiler in Different Modes

```
rc:/> create_mode -name {a b}
rc:/> set clka [define_clock -mode a -period 500 clk]
rc:/> set clkb [define_clock -mode b -period 750 clk]
rc:/> external_delay -mode a -clock $clka -input 100 [find / -port in]
rc:/> external_delay -mode a -clock $clka -output 100 [find / -port out]
rc:/> external_delay -mode b -clock $clkb -input 200 [find / -port in]
rc:/> external_delay -mode b -clock $clkb -output 200 [find / -port out]
```

Note: Make sure you read the libraries and load the design before creating modes.

#### **Setting Mode-Specific SDC Timing Constraints**

➤ Use the set\_mode SDC command to set timing constraints in different modes, as shown in Example 5-8 on page 174.

**Note:** When you use the set\_mode SDC command, the next SDC commands apply to that mode until you change the mode or unset the mode.

#### **Example 5-8 Setting SDC Timing Constraints in Different Modes**

**Note:** Make sure you read the libraries and load the design before creating modes.

#### Reading SDC Files Using the read\_sdc -mode Command

#### Reading Individual SDC Files

➤ After creating all the modes, individually read SDC files using the <u>read\_sdc</u> -mode command, as shown in <u>Example 5-9</u> on page 174.

**Note:** If there are conflicting SDC command definitions that have global effects (effects all modes), then the last definition takes effect.

#### Example 5-9 Reading One SDC File At a Time

```
rc:/> read_sdc -mode function core_function.sdc
rc:/> read_sdc -mode function io_function.sdc
rc:/> read_sdc -mode LBIST core_LBIST.sdc
```

April 2010 174 Product Version 9.1

#### Reading Multiple SDC Files

#### Example 5-10 Creating a Mode and Reading Multiple SDC Files at the Same Time

```
rc:/> create_mode -name {function LBIST MBIST}
rc:/> read_sdc -mode function core_function.sdc io_function.sdc
rc:/> read_sdc -mode LBIST core_LBIST.sdc io_LBIST.sdc
rc:/> read_sdc -mode MBIST core MBIST.sdc io MBIST.sdc
```

If you read an SDC file before using the <code>create\_mode</code> command and the SDC file contains SDC Mode-Specific Timing Commands, then the <code>create\_mode</code> command will fail. If this happens, use the <code>reset\_design</code> command to remove the <code>clock\_domains</code>, <code>exceptions</code>, and <code>external\_delays</code> sub-directories under the <code>timing</code> directory, then you can successfully create new modes.



If you set a non-mode specific constraint, then you can still create a mode using the create mode command, as shown in Example 5-11 on page 175.

#### **Example 5-11 Creating Modes After Setting Constraints**

```
rc:/> read_hdl filename.v
rc:/> elaborate
rc:/> read_sdc set_driving_cell.sdc
rc:/> create_mode -name {a b}
rc:/> read_sdc -mode a define_clk_for_mode_a.sdc # non-mode specific constraint
rc:/> read_sdc -mode b define_clk_for_mode_b.sdc
```

### **Setting RTL Compiler Mode-Specific Attributes**

Set the following RTL Compiler timing attributes to specify mode-specific values.

- <u>disabled arcs</u> by mode
- latch borrow by mode
- latch max borrow by mode
- timing case logic value by mode

### **Setting Timing Constraints**

#### **Specifying Clock Information**

➤ Define clocks by mode using the <u>define clock</u> -mode command. For example:

```
rc:/> define_clock -mode a -name CLK -period 100 [find / -port clk]
```

The SDC equivalent of the define clock command is create clock. For example:

```
rc:/> dc::create clock -mode a -name CLK -period 0.1 [dc::get ports clk]
```

#### **Specifying External Delays**

The external\_delay constraint is specified as either an input or an output delay, and is specified relative to a clock edge.

➤ Constrain ports and pins by mode within your design using the <a href="mail\_delay">external\_delay</a> command.

For example, the following command applies input delay to the in port for mode a:

```
rc:/> external_delay -mode a -input 0 -clock \
    [find /designs/top/modes/a -clock CLK] [find / -port in]
```

The SDC equivalents of the <code>external\_delay</code> command is the <code>set\_input\_delay</code> command and the <code>set\_output\_delay</code> command. For example:

## Specifying False Paths

➤ Use the <u>path\_disable</u> command to specify a false path. For example, the following command disables timing paths starting from port in:

```
rc:/> path disable -mode a -from [find / -port in]
```

The following is the SDC equivalent command:

```
rc:/> dc::set false path -mode a -from [dc::get ports in]
```

#### **Specifying Multi-Cycle Paths**

➤ Specify multi-cycle paths using the <u>multi cycle</u> command. For example:

The SDC equivalent command is:

```
rc:/> dc::set_multicycle_path -mode a 2 -setup -from [get_ports in] \
    -to [dc::get ports out]
```

#### **Specifying Path Delays**

➤ Specify a path delay exception using the <u>path delay</u> command. For example:

```
rc:/> path_delay -mode a -delay 5000 -from [find / -port in]
The SDC equivalent command is:
rc:/> dc::set max delay -mode a 5 -from [dc::get ports in]
```

#### **Specifying Mode-Specific Logic Values**

➤ Force the timing engine to assume specified logic values for particular timing modes using the following attribute:

```
rc:/> set attribute timing case logic value by mode
```

For example, the following command sets the Q pin to 1 for mode a:

```
\label{eq:case_logic_value_by_mode {a 1}} $$ [find / -pin F1/Q] $$
```

Use this attribute for pins or ports.

➤ You can see if the value of a pin was computed to have a constant logic value using the following attribute:

#### The SDC equivalent command is:

```
rc:/> dc::set_case_analysis -mode a 1 [dc::get_pins F1/Q]
```

### **Disabling Mode-Specific Timing Arcs**

Specify libarc objects to be disabled in each timing mode using the following attribute:

```
rc:/> set_attribute disabled_arcs_by_mode {{mode [libarcs]...} \
{{mode [libarcs]...} ... object_name
```

#### For example:

```
rc:/> set_attribute disabled_arcs_by_mode [list [list a [find [find / -libpin NAND2X1/Y] -libarc A_Y_*]]] [find . -inst nand_inst]
```

#### The SDC equivalent command is:

```
rc:/> dc::set_disable_timing -mode a -from [dc::get_pins nand_inst/A] \
    -to [get_pins nand_inst/Y] nand_inst
```

➤ Check and see if any of the timing arcs for instances are disabled due to case analysis for each timing mode using the following attribute:

```
rc:/> get attribute timing case disabled arcs by mode instance name
```

For example, the following command disables the A to Y arc of the nand inst instance:

```
rc:/> get_attribute disabled_arcs_by_mode nand_inst
{/designs/top/modes/a /libraries/typical/libcells/NAND2X1/Y/inarcs/A Y n60}
```

If different modes disagree on whether a timing arc should be disabled, then delay calculation and combinational loop breaking will treat the arc as if it is not disabled and one set of delay calculation values will be used across all modes.

However, arrival and required time propagation will be blocked for a particular mode if a timing arc is disabled in that mode. This means that mode specific disabling of arcs, either directly or by using the SDC set\_case\_analysis command, will behave similar to the SDC set\_false\_path command.

#### **Specifying Latch Time Borrowing**

➤ Use the <u>latch\_borrow\_by\_mode</u> attribute for top designs and instances to specify latch time borrow values for different modes. For example:

```
rc:/> set_attribute latch_borrow_by_mode [list [list a 20]] /designs/top/
Setting attribute of design 'top': 'latch_borrow_by_mode' = {/designs/top/
modes/a 20.0}
```

### **Specifying Max Time Borrowing**

Specify the maximum time that can be borrowed from the next cycle to meet timing constraints using the <u>latch\_max\_borrow\_by\_mode</u> attribute. For example:

```
rc:/> set_attribute latch_max_borrow_by_mode [list [list a 10]] \
       [find / -instance inst_1]
{/designs/top/modes/a 10.0}
```

### The SDC equivalent command is:

```
rc:/> dc::set max time borrow -mode a 10000 inst 1
```

April 2010 178 Product Version 9.1

# **Getting Mode-Specific Object Information**

#### **Getting External Delay Values**

Return a list of external delays for each mode on a pin or a port using the following attribute:

```
rc:/> get_attribute external_delays_by_mode [find / -port in1]
{/designs/top/modes/b /designs/top/modes/b/external_delays/in_del_1} \
{/designs/top/modes/a /designs/top/modes/a/external_delays/in_del_1}
rc:/> get_attribute delay /designs/top/modes/b/external_delays/in_del_1
20.0 20.0 20.0 20.0
```

The delay attribute returns the minimum and maximum rise and fall delay values of the external\_delay constraint.

**Note:** RTL Compiler does not use the minimum values, but storing the minimum values allows RTL Compiler to write out the SDC constraints correctly.

### **Getting Slack Values**

Return a list of slack values for each timing mode for a design, pin, port, or cost group using the following attribute:

```
rc:/> get_attribute <u>slack_by_mode</u> /designs/top/
{/designs/top/modes/b -166.2} {/designs/top/modes/a -106.2}
```

Use the slack attribute to return the worst slack value across all modes.

For example, the following command returns the -166.2 slack value since it is the worst slack between modes a and b:

```
rc:/> get_attribute <u>slack</u> /designs/top/
-166.2
```

## **Getting Clock Information**

➤ Return a Tcl list of clock information for each mode on a pin or a port that has propagated to the specified pin using the following attribute:

```
rc:/> get_attribute propagated_clocks_by_mode [find / -port ck]
{/designs/top/modes/b \
{{clock /designs/top/modes/b/clock_domains/domain_1/clockb phase +.....}}} \
{/designs/top/modes/a \
{{clock /designs/top/modes/a/clock_domains/domain_1 clock phase + .....}}}
```

April 2010 179 Product Version 9.1

#### **Getting Computed Disabled Arc Information**

Return a Tcl list of computed disabled arc information for each mode for an instance using the following attribute:

```
rc:/> get_attribute timing_case_disabled_arcs_by_mode \
     [find / -instance inst_1]
{/designs/top/modes/a /libraries/typical/libcells/NAND2X1/Y/inarcs/A Y n60}
```

### **Getting Disabled Arc Information**

Return a Tcl list of disabled arc information for each mode for an instance using the following attribute:

```
rc:/> get attribute <u>disabled_arcs_by_mode</u> [find / -instance inst_1]
{/designs/top/modes/a /libraries/typical/libcells/NAND2X1/Y/inarcs/A Y n60}
```

### **Getting Timing Case Computed Value Information**

Return a Tcl list of timing case computed values for each mode on a pin or a port using the following attribute:

```
rc:/> get_attribute timing_case_computed_value_by_mode [find / -pin F1/Q]
{/designs/top/modes/a 1}
```

### **Getting Timing Case Logic Value Information**

Return a Tcl list of timing case logic value information for each mode on a pin or a port using the following attribute:

```
rc:/> get_attribute timing_case_logic_value_by_mode [find / -pin F1/Q]
{/designs/top/modes/a 1}
```

## Getting the Maximum Latch Borrow Value Information

Return a Tcl list of latch max borrow value information for each mode for a design, an instance, and a pin using the following attribute:

```
rc:/> get_attribute latch_max_borrow_by_mode [find / -pin i0/ENA]
{/designs/top/modes/b 20000.0}
```

April 2010 180 Product Version 9.1

### **Getting the Latch Borrow Value Information**

Return a Tcl list of latch borrow value information for each mode for a design and an instance using the following attribute:

```
rc:/> get_attribute <u>latch_borrow_by_mode</u> [find / -pin i0/ENA]
{/designs/top/modes/b 20000.0}
```

### **Analyzing and Reporting Multi-Mode Information**

- Use the <u>report clocks</u> [-mode mode\_name] command to generate a report on the clocks of the current design. If the -mode mode\_name option is specified, then only the clocks defined in that mode will be reported.
- Use the <u>report summary</u> command to report the area used by the design, the cells mapped for the blocks in the specified design, the wireload model, and the timing slack of the critical path. It also reports if any design rule is violated and the worst violator information. The slack shown in the report summary will be the worst slack across all modes.
- Use the <u>report timing</u> command to generate a timing report for the current design.

If you do not use the <code>-mode mode\_name</code> option, then the report <code>timing</code> command will report the worst slack for each mode. If you use the <code>-mode mode\_name</code> option, then the report <code>timing</code> command will show the worst slack in that particular mode.

April 2010 181 Product Version 9.1

### Writing out the Multi-Mode Environment

- Use the <u>derive\_environment</u> command to create a new design from the specified instance and create timing constraints for this design based on the timing constraints that the instance had in the original design. If you are deriving an environment in a multi-mode environment, then all the mode information will be derived into the new environment.
- Use the <u>write\_encounter</u> <u>design</u> command to write Encounter input files to a single directory, as shown in Figure 5-3.
- Use the <u>write\_script</u> command to generate a script that represents the timing and design rule constraints of the design. The resulting script can subsequently be used to examine the current design constraints, or it can be read back into RTL Compiler to perform analysis or optimization at a later time.

### **Outputting to Encounter**

➤ Write Encounter input files to a single directory using the <u>write\_encounter</u> <u>design</u> command.

Figure 5-3 shows the output write\_encounter command files. All the output files will be stored under the rc enc des directory and the output files will have the "rc." prefix.

Figure 5-3 write\_encounter Command Output Files



April 2010 182 Product Version 9.1

If your design has scan chains, then a scan DEF file, such as rc.scan.def, as shown in Figure 5-3, will be created. If your design is a MSV design, then a MSV setup file and a Shifter table file, such as rc.msv.tcl, rc.msv.vsf will be created. If your design is in multi-mode environment, then a FE view file, such as rc.mmode.tcl, along with SDC files (one for each mode) will be created.

Example 5-12 on page 183 shows the multi-mode view (rc.mmode.tcl) file.

#### Example 5-12 Multi-Mode View File (rc.mmode.tcl)



➤ Use the <u>report timing</u> [-view {listofViewNames}] command to report timing in Encounter.

### **Writing Out Multi-Mode SDC Constraints**

If you used the write\_encounter command, then each mode will have a corresponding SDC file written out. For more information, see the <u>write\_encounter</u> command.

➤ Write out one SDC file for one mode using the -mode option with the <u>write\_sdc</u> command. For example:

```
rc:/> write sdc -mode mode1 mode1.sdc
```

Make sure you specify the -mode option with the write\_sdc command or the write\_sdc command will fail.

Note: RTL Compiler does not write out merged SDC information for all the modes.

April 2010 183 Product Version 9.1

### **Performing Power Analysis in a Multi-Mode Environment**

If there are different clock periods defined on the same clock pin or clock port between different modes, then RTL Compiler uses the last one defined as the toggle count and performs power analysis based on it.

In Example 5-13 on page 184, since a 2.5Mhz (400 ps) clock for mode b is the last one defined, then the RTL Compiler low power engine uses 5/ns as the toggle rate on the clk clock net.

# Example 5-13 Using the Last Defined Clock Period as the Toggle Count for Power Analysis

```
rc:/> create_mode -name [list a b]
rc:/> set clock [define_clock -name clock -mode a -period 200 [find / -clock clk]
rc:/> set clock [define_clock -name clock -mode b -period 400 [find / -clock clk]
rc:/> get_attribute lp_computed_toggle_rate [find / -net clk]
5
```

In Example 5-14 on page 184, since a 5Mhz (200ps) clock for mode a is defined last, then the RTL Compiler low power engine uses 10/ns as the toggle rate on the clk clock net.

# **Example 5-14 Using the Last Defined Clock Period as the Toggle Count for Power Analysis**

```
rc:/> create_mode -name [list a b]
rc:/> set clock [define_clock -name clock -mode b -period 400 [find / -clock clk]
rc:/> set clock [define_clock -name clock -mode a -period 200 [find / -clock clk]
rc:/> get_attribute lp_computed_toggle_rate [find / -net clk]
10
```

For more information on low power analysis, see *Low Power in Encounter RTL Compiler*.

### **Additional Information**

- Using the Same Names for Timing Objects in Different Modes on page 185
- Unconstrained Timing Paths on page 186

### **Using the Same Names for Timing Objects in Different Modes**

You can use the same names for clock\_domains, exceptions, and external\_delays timing objects as long as they are in different modes.

In the following example, in one mode you define a clock called CLOCK and in another mode you define a different clock with the name CLOCK, as shown in Example 5-15 on page 185.

### **Example 5-15 Creating Two Clocks With the Same Name in Different Modes**

```
rc:/> create_mode -name {a b}
rc:/> define_clock -mode a -name clk -period 100 [find / -port clk]
/designs/my_design/modes/a/clock_domains/domain_1/clk
rc:/> define_clock -mode b -name clk -period 20 [find / -port clk]
/designs/my_design/modes/b/clock_domains/domain 1/clk
```

When you want to apply external delay and exceptions, make sure you specify which clock you are referring to. For example, the following command applies input delay to the in pin for mode a while referring to clock CLK in mode a:

```
rc:/> external delay -mode a -input 0 -clock CLK [find / -port ports in/in]
```

This also applies to the SDC equivalent command:

```
rc:/> dc::set_input_delay 0 -mode a -clock [dc::get_clocks {CLK}] \
    [dc::get ports in]
```

Using the following command to apply input delay will fail because there are two clocks with the same CLK name:

```
rc:/> external_delay -mode a -input 0 -clock \
     [find /designs/top/modes/a -clock CLK] [find / -port ports_in/in]
```

### The following SDC command will also fail:

```
rc:/> dc::set input delay 0 -mode a -clock {CLK} [dc::get ports in]
```

April 2010 185 Product Version 9.1

### **Unconstrained Timing Paths**

Applying the following SDC commands in the middle of a timing path can segment (snip) that timing path across all modes and can leave the original timing paths unconstrained in some modes.

- set max delay
- set input delay
- set output delay

As shown in Figure 5-4 and Example 5-16 on page 188, both the sdc1 mode and the sdc2 mode show a timing path from ff1/CK to ff2/CK before applying the  $set_max_delay$  constraint.

April 2010 186 Product Version 9.1

Figure 5-4 Timing Report from ff1/CK to ff2/CK in 'sdc2' Mode



Timing slack: 1852ps Start-point : ff1/CK End-point : ff2/D Mode : sdc2

The timing report shown in Example 5-16 on page 188 shows a positive slack of 9.852 ps from ff1/CK to ff2/D in the sdc1 mode.

April 2010 187 **Product Version 9.1** 

#### Example 5-16 Timing Report from ff1/CK to ff2/CK in 'sdc1' Mode

| Pin          | Туре    |   | Fanout | Load | Slew | Delay | Arrival |
|--------------|---------|---|--------|------|------|-------|---------|
|              |         |   |        | (fF) | (ps) | (ps)  | (ps)    |
|              |         |   |        |      |      |       |         |
| (clock CLK1) | launch  |   |        |      |      | C     | ) R     |
| ff1/CK       |         |   |        | 0    |      | C     | ) R     |
| ff1/Q        | DFFHQX1 | 1 | 1.4    | 19   | +52  | 52    | ? F     |
| buf_i/A      |         |   |        |      | +0   | 52    | 2       |
| buf_i/Y      | BUFX2   | 1 | 1.5    | 13   | +29  | 81    | . F     |
| mux_i_2/B    |         |   |        |      | +0   | 81    | -       |
| mux_i_2/Y    | MX2X1   | 1 | 1.6    | 21   | +40  | 122   | ? F     |
| ff2/D        | DFFHQX1 |   |        |      | +0   | 122   | 2       |
| ff2/CK       | setup   |   |        | 0    | +26  | 148   | B R     |
|              |         | - |        |      |      |       |         |
| (clock CLK1) | capture |   |        |      |      | 10000 | ) R     |
|              |         |   |        |      |      |       |         |

Timing slack : 9852ps
Start-point : ff1/CK
End-point : ff2/D
Mode : sdc1

If you set the  $set_max_delay$  constraint in the sdc2 mode from ff1/CK to  $mux_i_2/B$ , as shown in the following example:

```
rc:/designs/top> dc::set max delay 5 -mode sdc2 -from ff1/CK -to mux i 2/B
```

Then the following warning message warns that a max\_delay is set in the middle of a timing path.

Despite the warning, the timing path between ff1/CK and ff2/CK is snipped for both modes, as shown in the following examples:

```
rc:/designs/top> report timing -from ff1/CK -to ff2/D -mode sdc1 No paths found. rc:/designs/top> report timing -from ff1/CK -to ff2/D -mode sdc2 No paths found
```

April 2010 188 Product Version 9.1

#### Example 5-17 Timing Report for 'in2' Pin

rc:designs/top> report timing -mode a -from in2 -to reg\_inst/D

| Pin           |     | Type        | Fanout | Load | Slew | Delay | Arriva | al |
|---------------|-----|-------------|--------|------|------|-------|--------|----|
|               |     |             |        | (fF) | (ps) | (ps)  | (ps)   |    |
|               |     |             |        |      |      |       |        |    |
| (clock clock) |     | launch      |        |      |      |       | 0 R    |    |
| (in_del_1)    |     | ext delay   |        |      |      | +0    | 0 F    |    |
| in2           | <<< | in port     | 1      | 7.0  | 0    | +0    | 0 F    |    |
| nand_inst/a2  |     |             |        |      |      | +0    | 0      |    |
| nand_inst/zn  |     | nand_libce  | 11 1   | 6.8  | 7559 | +274  | 274 R  |    |
| inv_inst/i    |     |             |        |      |      | +0    | 274    |    |
| inv_inst/z    |     | inv_libcel  | 1 1    | 7.2  | 303  | +929  | 1203 R |    |
| reg_inst/D    | <<< | reg_libceli | 1      |      |      | +0    | 1204   |    |
| reg_inst/cp   |     | setup       |        |      | 0    | +302  | 1505 R |    |
|               |     |             |        |      |      |       |        |    |
| (clock clock) |     | capture     |        |      |      |       | 100 R  |    |
|               |     |             |        |      |      |       |        |    |

Timing slack : -1405ps (TIMING VIOLATION)

Start-point : in2

End-point : reg\_inst/D

Mode : a

Figure 5-5 shows the set\_case\_analysis command applied on the input in1 pin using the following command:

```
rc:/> dc::set case analysis 1 -mode a [dc::get pins nand inst/A]
```

The reported slew for  $nand_{inst/zn}$  is still the same after the timing path from the in1 to the nand inst instance is disabled.

April 2010 189 Product Version 9.1

Figure 5-5 Applying the SDC set\_case\_analysis on Input 'in1' in Mode 'a'



| Pin           |     | Type       | Fanout | Loa | d S | Slew | Delay | A    | rrival |
|---------------|-----|------------|--------|-----|-----|------|-------|------|--------|
|               |     |            |        | (f  | F)  | (ps) | (ps)  | (1)  | ps)    |
|               |     |            |        |     |     |      |       |      |        |
| (clock clock) |     | launch     |        |     |     |      |       | 0    | R      |
| (in_del_1)    |     | ext delay  |        |     |     |      | +0    | 0    | F      |
| in2           | <<< | in port    | 1      | L 7 | .0  | 0    | +0    | 0    | F      |
| nand_inst/a2  |     |            |        |     |     |      | +0    | 0    |        |
| nand_inst/zn  |     | nand_libce | ell 1  | L 6 | . 8 | 7559 | +274  | 274  | R      |
| inv_inst/i    |     |            |        |     |     |      | +0    | 274  |        |
| inv_inst/z    |     | inv_libcel | 11 1   | L 7 | . 2 | 303  | +929  | 1203 | R      |
| reg_inst/D    | <<< | reg_libcel | 11     |     |     |      | +0    | 1204 |        |
| reg_inst/cp   |     | setup      |        |     |     | 0    | +302  | 1505 | R      |
|               |     |            |        |     | -   |      |       |      |        |
| (clock clock) |     | capture    |        |     |     |      |       | 100  | R      |
|               |     |            |        |     |     |      |       |      |        |

Timing slack : -1405ps (TIMING VIOLATION)

Start-point : in2

End-point : reg\_inst/D

Mode : a

Compared to the same scenario in single mode, as shown in Figure 5-6, reporting the in2 input pin in single mode timing analysis shows the same **7559** ps slew on the nand\_inst/zn pin as that shown in <u>Example 5-17</u> on page 189.

April 2010 190 Product Version 9.1

Figure 5-6 Timing Report Before the set\_case\_analysis Is Applied in Single Mode



rc:/designs/top> report timing -from in2 -to reg inst/D

| Pin           | Т   | уре          | Fanou | t Loa | ad Sle | ew Delay | Arriva | al |
|---------------|-----|--------------|-------|-------|--------|----------|--------|----|
|               |     |              |       | (fI   | (ps    | s) (ps)  | (ps)   | )  |
|               |     |              |       |       |        |          |        |    |
| (clock clock) |     | launch       |       |       |        |          | 0      | R  |
| (in_del_1)    |     | ext delay    |       |       |        | +0       | 0      | F  |
| in2           | <<< | in port      | 1     | 7.0   | 0      | +0       | 0      | F  |
| nand_inst/a2  |     |              |       |       |        | +0       | 0      |    |
| nand_inst/zn  |     | nand_libcell | 1     | 6.8   | 7559   | +274     | 274    | R  |
| inv_inst/i    |     |              |       |       |        | +0       | 274    |    |
| inv_inst/z    |     | inv_libcell  | 1     | 7.2   | 303    | +929     | 1203   | R  |
| reg_inst/D    | <<< | reg_libcell  |       |       |        | +0       | 1204   |    |
| reg_inst/cp   |     | setup        |       |       | 0      | +302     | 1505   | R  |
|               |     |              |       |       |        |          |        |    |
| (clock clock) |     | capture      |       |       |        |          | 100    | R  |
|               |     |              |       |       |        |          |        |    |

Timing slack : -1405ps (TIMING VIOLATION)

Start-point : in2

End-point : reg\_inst/D

After the set\_case\_analysis command is applied on the input in1 pin as shown in Figure 5-7, the slew on the nand inst/zn pin is much smaller: 155 ps instead of 7559 ps.

April 2010 191 Product Version 9.1

Figure 5-7 Timing Report for 'in2' Pin in Single Mode After the Arc has been Disabled



rc:/designs/top> dc::set\_case\_analysis 1 nand\_inst/A
rc:/designs/top> report timing -from in2 -to reg inst/D

| Pin           | T   | ype          | F | anout | Load | Slew | Delay | Arı  | rival |
|---------------|-----|--------------|---|-------|------|------|-------|------|-------|
|               |     |              |   |       | (fF) | (ps) | (ps)  |      | (ps)  |
|               |     |              |   |       |      |      |       |      |       |
| (clock clock) |     | launch       |   |       |      |      |       | O I  | R     |
| (in_del_1)    |     | ext delay    |   |       |      | +0   |       | O I  | З.    |
| in2 <         | <<< | in port      | 1 | 7.0   | 0    | +0   |       | O I  | З.    |
| nand_inst/a2  |     |              |   |       |      | +0   |       | 0    |       |
| nand_inst/zn  |     | nand_libcell | 1 | 6.8   | 155  | +347 | 34    | 7 I  | Ŧ     |
| inv_inst/i    |     |              |   |       |      | +0   | 34    | 17   |       |
| inv_inst/z    |     | inv_libcell  | 1 | 7.2   | 106  | +205 | 55    | 2 I  | ₹     |
| reg_inst/D <  | <<< | reg_libcell  |   |       |      | +0   | 55    | 2    |       |
| reg_inst/cp   |     | setup        |   |       | 0    | +276 | 82    | 28 I | R     |
|               |     |              |   |       |      |      |       | -    |       |
| (clock clock) |     | capture      |   |       |      |      | 10    | 0 O  | З.    |
|               |     |              |   |       |      |      |       |      |       |

Timing slack : -728ps (TIMING VIOLATION)

Start-point : in2

End-point : reg\_inst/D

April 2010 192 Product Version 9.1

### **Troubleshooting Timing Analysis Issues**

- Factors that Impact a Timing Report on page 194
  - Comparing Delay Values Between Two Timing Reports on page 196
- <u>Tips for Reporting Timing Issues</u> on page 196
  - □ Finding Timing Problems on page 196
  - □ Handling Timing Exceptions on page 197
  - Reporting and Adjusting Path Exceptions on page 198
  - Reporting and Adjusting Multi-Cycle Paths on page 199
  - □ Reporting Timing Constraint Violations on page 200
  - □ Handling Combinational Feedback Loops on page 201
  - □ Removing cdn loop breaker Instances on page 201
- Analyzing a Design Using the Timing Report on page 202
  - □ Analyzing the Critical Path on page 202
  - □ Analyzing the Negative Slack on page 203
  - □ Analyzing Asynchronous and Synchronous Clock Domains on page 204
  - □ Finding Large Cell Delays on page 205
  - □ Finding Paths Crossing Hierarchical Boundaries on page 206
  - □ Analyzing the Critical Path Type: I2O, I2C, C2C, C2O on page 207
  - □ Analyzing Ideal Nets in the Path on page 208
  - □ <u>Displaying Net Names in a Timing Report</u> on page 208
  - □ Reporting timing\_model Instances in a Gate Report on page 208
  - □ Finding all the SDC Commands Used with the dc:: Prefix on page 208

### **Factors that Impact a Timing Report**

There are various factors that effect the timing report, such as the wire-load model, library variations, load, and so on. These factors can considerably change the design's timing and slack depending on the library variables.

For example, a library could have a timing characteristic such that it has almost a constant to linear timing curve for lower loads and fanouts that increase exponentially. This effects the slack of the design and is reflected in the report timing path. Example 6-1 shows a timing report with a path to an y[0] external port with no external load.

#### Example 6-1 Path to an External Port with no External Load

rc:/> report timing -to y[0]

Generated by: RTL Compiler (RC) Version

Generated on: Date

Module: timing\_example

Technology library: cb35os141d\_typ 7.1/3.3b
Operating conditions: NCCOM (balanced\_tree)

Wireload mode: segmented

\_\_\_\_\_\_ Type Fanout Load Slew Delay Arrival Pin (fF) (ps) (ps) (ps) (clock clk) launch 0 R stage y\_reg\_0/cp 0 0 R dfnrq1 1 21.0 114 +512 512 F stage y reg 0/q timing example/y[0] <<< out port</pre> +0 512 F +0 (ou del 1) ext delay (clock clk) capture 500 R

\_\_\_\_\_

Timing slack : -12ps (TIMING VIOLATION)

Start-point : stage\_y\_reg\_0/cp

End-point : y[0]

Example 6-2 shows the same path with 1000fF of external annotated pin cap.

### Example 6-2 Path -to 1000fF External Annotated pin\_cap

rc:/> set\_attr external\_pin\_cap 1000 y[0]
 Setting attribute of port y[0]: 'external\_pin\_cap' = 1000.0
rc:/> report timing -to y[0]
 Tracing clock networks.
 Levelizing the circuit.
 Applying wireload models.
 Computing net loads.
 Computing delays.

\_\_\_\_\_\_

Generated by: RTL Compiler (RC) Version

Computing arrivals and requireds.

Generated on: Date

Module: timing\_example

Technology library: cb35os141d\_typ 7.1/3.3b Operating conditions: NCCOM (balanced\_tree)

Wireload mode: segmented

| Pin                                                       | ===== | ========<br>Type                     | Fanout | Load<br>(fF) | Slew<br>(ps) | Delay<br>(ps)     | Arrival<br>(ps)            |
|-----------------------------------------------------------|-------|--------------------------------------|--------|--------------|--------------|-------------------|----------------------------|
| (clock clk) stage_y_reg_0/cp                              |       | launch                               |        |              | 0            |                   | 0 R<br>0 R                 |
| <pre>stage_y_reg_0/q timing_example/y[0] (ou_del_1)</pre> | <<<   | <pre>dfnrq1 out port ext delay</pre> | 1      | 1021.0       | 3741         | +2051<br>+0<br>+0 | 2051 R<br>2051 R<br>2051 R |
| (clock clk)                                               |       | <br>capture                          |        |              |              |                   | 500 R                      |

Timing slack: -1551ps (TIMING VIOLATION)

Start-point : stage y reg 0/cp

End-point : y[0]

April 2010 195 Product Version 9.1

### **Comparing Delay Values Between Two Timing Reports**

Whenever delay values from two timing reports are different but you suspect they should be the same, first check to see if the delay values are associated with different rise or fall edges. These values may be gate delays, slews, external delays, latch borrow values, clock skew values, slacks, and so on. RTL Compiler reports a  $\mathbb R$  or  $\mathbb F$  in the timing path report to indicate whether values are associated with a rising or falling logic transition. Comparing a rise value from one report to a fall value from another report is a common mistake.

### **Tips for Reporting Timing Issues**

- Finding Timing Problems on page 196
- Handling Timing Exceptions on page 197
- Reporting and Adjusting Path Exceptions on page 198
- Reporting and Adjusting Multi-Cycle Paths on page 199
- Reporting Timing Constraint Violations on page 200
- Handling Combinational Feedback Loops on page 201

### **Finding Timing Problems**

#### How do I find out if my design has one of the following problems?

- Suspicious clocking, such as unclocked registers, multiple-clocked registers, or strange clock frequencies
- Suspicious exceptions such as exceptions that are not satisfied by any paths, are never used, or conflict with others
- Suspicious logic such as non-tristate parallel drivers or combinational loops
- Use the report timing -lint command.

April 2010 196 Product Version 9.1

### **Handling Timing Exceptions**

#### How do I get a handle to a timing exception so that I can refer to it later?

➤ Use the following command:

```
rc:/> set my multi cycle [multi cycle -capture 2 -to clk]
```

This creates a variable called <code>my\_multi\_cycle</code> that creates a timing exception through the <code>multi\_cycle</code> command.

# How do I see the timing exceptions in which a given object (pin, port, instance, or clock) participates?

Use the <u>exceptions</u> attribute. For example:

```
rc:/> get attribute exceptions $object
```

Alternatively, for more detail, use the  $\underline{\tt ls}$  -attribute command with the  $\underline{\tt exceptions}$  attribute. For example:

```
rc:/> ls -a [get attribute exceptions $object]
```

### How can I tell if one exception has a higher priority than another?

Use the following Tcl process:

```
proc compare_excepts {a b} {
    set a_prio [get_attribute user_priority $a]
    set b_prio [get_attribute user_priority $b]

if {$a_prio == $b_prio} {
    set a_prio [get_attribute priority $a]
    set b_prio [get_attribute priority $b]
  }
  return [expr {$a_prio - $b_prio}]
}
```

# If a timing path satisfies two conflicting timing exceptions, then how do I tell RTL Compiler to use one and not the other?

Set a higher priority on the desired exception using the <u>user\_priority</u> attribute. For example:

```
rc:/> set_attribute user_priority 5 $my_multi_cycle
rc:/> set attribute user priority 4 $other exception
```

### How do I eliminate a single exception without affecting other exceptions?

➤ Use the <u>rm</u> command. For example:

```
rc:/> rm $my multi cycle
```

### **Reporting and Adjusting Path Exceptions**

# How can I report paths that are captured by the falling edge of the clock waveform, but not the rise?

➤ Use the report timing command with the <u>specify paths</u> command. For example:

```
rc:/> report timing -paths [specify paths -to fall clock clock1]
```

### How do I report paths that specifically use one of my exceptions?

➤ Use the report timing -exceptions command. For example:

```
rc:/> report timing -exceptions $my multi cycle
```

### How do I report paths that end at a certain pin and use one of my exceptions?

➤ Specify the pin and exception names with the -to and -exception options of the report timing command. For example:

```
rc:/>report timing -to $pin -exceptions $my multi cycle
```

### How do I report paths that satisfy, but not necessarily use, one of my exceptions?

Use the report timing -paths command with the <u>get\_attribute</u> command. For example:

```
rc:/> report timing -paths [eval [get_attribute paths $my_multi_cycle]]
```

### How can I tighten constraints by a particular value on all paths through a certain adder?

Use the <u>path\_adjust</u> command. The following example tightens the constraints by 100 picoseconds on all paths through the adder on the output pin:

```
rc:/> path_adjust -delay -100 -through adder/pins_out/*
```

### How do I make all paths through a certain pin use default timing constraints?

Use the following Tcl script:

```
# find the highest user-priority value in use
   set priority 0
   foreach exception [find / -exception *] {
      set this_prio [get_attribute user_priority $exception]
      if {$this_prio > $priority} {
          set priority $this_prio
      }
   }
   # create a single-cycle path exception
   set except [multi_cycle -capture 1 -through $pin]
   # make the new exception highest priority
incr priority
   set_attribute user_priority $priority $except
```

### **Reporting and Adjusting Multi-Cycle Paths**

### How do I report the multi-cycle path in my design that has the least slack?

➤ Use the report timing -exception command with the find -exception command. For example:

```
rc:/> report timing -exceptions [find / -exception multi cycles/*]
```

### How do I find out which timing exception caused a path to be multi-cycled?

The exception name is shown in the path output of the report timing command.

### How do I find the endpoints in my design that have multi-cycle paths ending at them?

➤ Use the report timing command with the -endpoints and -exceptions options with the <u>find</u> -exception command. For example:

```
rc:/> report timing -endpoints -exceptions [find / -exception multi cycles/*]
```

# How do I change an exception from being two cycles to three cycles without affecting other exceptions?

➤ Use the <u>multi\_cycle</u>, basename and <u>get\_attribute</u> commands to specify a particular exception. For example: report timing -slack\_limit 0 -endpoint -num\_p some very high number:

```
rc:/> multi_cycle -capture 3 -name [basename $my_multi_cycle] \
    -paths [get attribute paths $my multi cycle]
```

### How can I choose specific edges to use for timing between a two nanosecond clock and a three nanosecond clock?

➤ Use the <u>multi\_cycle</u> command with the -launch, -capture, and -from options. For example:

```
rc:/> multi cycle -launch -1 -capture 2 -from clock2 -to clock3
```

## How can I specify an exception that should apply to the falling edge of the clock waveform, but not the rising edge?

➤ Use the <u>multi\_cycle</u> command with the <u>specify\_paths</u> command. For example: rc:/> multi cycle -paths [specify paths -to fall clock clock1]

### **Reporting Timing Constraint Violations**

## How do I get a report that lists every violating endpoint and the slack that is similar to the SDC report\_constraints -all\_violators command?

➤ Use the report timing command with the following options for timing violations:

```
rc:/>report timing -slack_limit 0 -endpoints -num_paths <some very high number>
Use the report design rules command to report any design rule violations.
```

April 2010 200 Product Version 9.1

### **Handling Combinational Feedback Loops**

#### How do I handle combinational feedback loops?

RTL Compiler automatically analyzes the elaborated design for combinational feedback loops during timing analysis; for example, when using the report timing or the synthesize command. Upon detecting such loops, and before performing timing analysis, RTL Compiler selects a buffer from the technology library to serve as a loop breaker instance. RTL Compiler then instantiates this cell along the feedback loop and disables the timing arc inside the cell. These cells follow the cdn\_loop\_breaker<number> nomenclature, and therefore, they are easily identifiable in the netlist using the find command. For example:

rc:/> find /designs -instance cdn loop breaker\*



Timing constraints like set\_case\_analysis and disable\_timing can potentially avoid combinational feedback loops by making the timer ignore certain paths which could have loops. Therefore, it is important to apply timing constraints before loop breaking to minimize unnecessary loop\_breaker buffers.

### Removing cdn\_loop\_breaker Instances

RTL Compiler inserts the cdn\_loop\_breaker instances to break combinational feedback loops. To remove these instances from the netlist, use the following command:

remove cdn loop breaker

### Analyzing a Design Using the Timing Report

The following sections describe how to use the information in the timing report to troubleshoot your design when it does not meet timing:

- Analyzing the Critical Path on page 202
- Analyzing the Negative Slack on page 203
- Analyzing Asynchronous and Synchronous Clock Domains on page 204
- Finding Large Cell Delays on page 205
- Finding Paths Crossing Hierarchical Boundaries on page 206
- Analyzing the Critical Path Type: I2O, I2C, C2C, C2O on page 207
- Analyzing Ideal Nets in the Path on page 208

It assumes that you:

- Synthesized the design down to gates
- Checked that the timing report for your design shows a negative slack
- Tried multiple incremental compiles with the synthesize -to\_gen -effort high command
- Optimized all violating timing paths by setting the tns\_opto attribute to true

### **Analyzing the Critical Path**

By default, the timing report shows the critical path first. The critical path is the timing path in the design with the greatest amount of negative slack (margin). It is not always the longest path in the design if you are counting the number of instances. However, the critical path is the most difficult path that RTL Compiler has found while trying to meet its timing goals, which are defined by the constraints.

What makes a critical path difficult can be caused by many different factors, some accidental, some intentional, some by chance, and some due to missing data. For this reason, you need to make sure that all inputs to RTL Compiler are correct and accounted for. It is not enough to run a timing report, see a negative slack, and simply report the results. You must examine the timing report to understand why the design is not meeting timing.

Use the gui\_cp\_find\_violators command to analyze the critical paths in the GUI. The following example illustrates finding critical path violators by type.

April 2010 202 Product Version 9.1

rc:/> gui cp find violators -color green -type slew -threshold 125



### **Analyzing the Negative Slack**

Is the amount of time between the capture clock edge and the launch clock edge reasonable?

How much time does a signal really need to go through all the logic in the critical path?

April 2010 203 Product Version 9.1

After you account for the capture clock edge time, minus any external input delay, minus the setup of the destination point, minus any uncertainty in the capture clock, and minus any external output delay, how much time is left for the path? It is a common mistake to overconstrain a path, such that you can never meet timing. This is especially true when you have paths that go from input ports to output ports or when paths cross clock domains. Make sure the timing constraints for the path are correct.

Does the amount of time fit the complexity of the path?

The amount of functionality in a path has a lot to do with the success of a synthesis run. Look at the amount of time allotted by RTL Compiler for the data to get from the beginning of the path to the end of the path and how much functionality it has to go through. Paths that have too much logic and not a "fair" amount of time are good candidates to make into multicycle paths or false paths, or, if single cycle behavior is expected to be maintained, then you may have to add a register stage in the middle of the path to break it up into a manageable length.

### **Analyzing Asynchronous and Synchronous Clock Domains**

### Does the path cross between two different clock domains?

Are the clock domains asynchronous or synchronous to each other?

- By default, RTL Compiler assumes that all clocks in a design are synchronous to each other. This allows RTL Compiler to compute the smallest, non-negative interval between the capture clock edges and the launch clock edges. By default, this smallest interval is used by RTL Compiler during timing analysis.
- ➤ If you want to use a larger interval, then specify a multicycle\_path constraint between the clocks.
- If the clock domains are asynchronous to each other, then they should be "false-pathed."
- ➤ To establish a false path between clocks, use the -domain option with the define\_clock constraint to assign each clock to a different clock domain.

Using the -domain option automatically establishes a false path between its clock domain and all other domains.

### /Important

RTL Compiler should never be allowed to assign a minimum interval relationship between the clocks if they are asynchronous.

April 2010 204 Product Version 9.1

### **Finding Large Cell Delays**

#### Are there any instances in the path with unexpectedly large cell delays?

- If all the cells have large delays, then there could be a problem with the wire-load model, the operating conditions, or the technology library, all of which affect every cell delay. Check your log file to see if there were any warnings when reading in the library, or when applying the constraints to the design. If only one or two cells have unexpectedly large delays, then you need to figure out why. Look at the fanout, load, and slew columns in the timing report to see if any of those factors correlate with the large delays. Are there any nets with a large number of fanouts in the path? Is there a high fanout that is under driven? How does the fanout versus the drive strength of the cells compare? It should be that a large fanout = large driver and a small fanout = small driver. Consider the total capacitive load, as well as the fanout, when determining the proper drive strength. The total capacitive load is listed in the timing report under the load column. Are there any nets with large capacitances in the path? The *load* column is a summation of the wire-load and the pin load on the net. If the load is high, then check to see if it correlates with the fanout. For example, if as the fanout increases, the load value increases, then that would point toward the wireload model. If the load is independent of the fanout, then it could be a bad set load constraint or a mis-characterized value in the .lib file. Are there any large transition times in the slew column? The slew column reflects how fast a signal is transitioning and is influenced by the capacitive load and the drive strength of the cell. It is used by the delay models to look up the delay for a given cell. Large transition times can be caused by: A bad input transition constraint if the large slew is at the beginning of the path A bad cell description, which would be found in the .lib file A large capacitance due to the wire-load model
- Sometimes cells are not characterized correctly. Hard macros and custom IPs, such as RAM cells do not always go through the same inspection process as technology libraries.

A bad input capacitance of a pin on the next cell

April 2010 205 Product Version 9.1

Often the .lib file provided was not characterized under the same operating conditions as the rest of the design. Check the .lib file if the delay is unexpectedly large.

### **Finding Paths Crossing Hierarchical Boundaries**

Look at the *pin* column in the timing report, which lists every instance and pin name in the critical path. You can tell when a hierarchical crossing occurs by looking at the instance names. A hierarchical boundary uses indentation to represent the hierarchy and does not list any values in the other columns of the timing report.

- Are there too many hierarchical boundary crossings in the critical path?
  - Too much hierarchy can hinder optimization. The boundaries have to be maintained, which prevents sharing and moving logic together in order to reduce it. Consider ungrouping sections of the design that have too much hierarchy.
  - ☐ The other problem with too much hierarchy has to do with the wire-load models used for each level of hierarchy.
- ➤ Use the report area command to get a listing of every wire-load model used for each level of hierarchy in the design to see if the wire-load model selection is good enough, or if it requires some manual intervention, such as using the force wireload command.
- Are there a lot of arithmetic components in the critical path?
  - Do you see a lot of adders and other complex arithmetic objects in the critical path? Is the micro architecture really the best for this technology (speed)? Are the arithmetic components the fastest available?
- ➤ Use the <u>report datapath</u> command to see what type of implementations were used.
  - You may have to override the speed grade of the implementations manually if RTL Compiler is not giving the best results.
- Are there any really big arithmetic components in the critical path?
  Are you using "timing driven" Carry Save Arithmetic (CSA) optimization?
- ➤ Set CSA optimization using the synthesize -to\_gen -effort high command.
  - Using a medium effort with the synthesize -to\_gen command uses CSA, but it is not "timing driven."
- Does the critical path have a multiplexor followed by an arithmetic resource?
  - Speculation reverses the effects of resource sharing between multiplexors and datapath resources, such as adders if the critical path comes in through the select lines (the control lines) of the mux. Use the synthesize -to gen -effort high command to

April 2010 206 Product Version 9.1

enable speculation. Use this command if the critical path has both a mux followed by an arithmetic resource.

### Analyzing the Critical Path Type: I2O, I2C, C2C, C2O

Are the paths inputs to outputs (I20), or inputs to registers(I2C), or registers-to-registers (C2C), or registers to outputs (C2O)?

- Register-to-register paths should always meet timing, assuming the design was architected correctly, because register-to-register paths only have the launch clock and the capture clock to define their timing requirements. Assuming the clocks are defined correctly, if there is a problem meeting timing and all optimization tricks have been exhausted, then you will have to re-architect the critical path, which means rewriting the RTL.
- Input to register or register to output paths use the most constraints to properly identify the context of the boundary conditions and quite often there are mistakes in the constraint values, such as too high of an input capacitance, a larger than necessary input external delay, a slow transition time, a large output loading, a high external fanout, or a larger than necessary external delay on outputs, and so on. Review the constraints set on the I/O ports and make sure they are reasonable.
- Input to output paths should never exist at the chip level because that would represent a signal that is never registered within the design. However, sometimes they do exist by accident or by design and the constraints create a situation that can never meet timing. Check the timing constraints to make sure they are not overly pessimistic.

April 2010 207 Product Version 9.1

### Analyzing Ideal Nets in the Path

Ideal nets are designated with an "i" next to the pin name in the *pin* column of the timing report. RTL Compiler recognizes clock nets and asynchronous set and reset nets in a design and treats them as "ideal," which means that RTL Compilerdoes not perform any optimization and buffering on the nets. Thus, it is easy for an ideal net to have a high fanout and a high capacitance, but show a zero transition, and consequently, not be considered a critical path. However, when you use the clock or reset nets mixed in with the data signals, the ideal nets suddenly become critical paths. Any logic on an ideal net will not be properly optimized and that can cause all sorts of problems. The best design practice is to isolate clocks and asynchronous pins from the data pins.

### **Displaying Net Names in a Timing Report**

To display the net names in the *instance* or *type* columns in a timing report, copy the current version of the ::report::timing::report\_pin\_name and modify it to return the pin name and the connected net name. Other net information, such as fanout and load are reported by default.

### Reporting timing\_model Instances in a Gate Report

To list an instance that is a timing\_model when using the report gates command during the post-synthesis stage, use the following script.

```
proc find_timing_module {} {
    set count 0
    set list_instance [find /des*/* -instance *]
    foreach index $list_instance {
        set model [get_attr timing_model $index]
        if {$model == true} {
            puts $index
            incr count
        }
    }
    puts "Total number of instances with attribute timing_model: $count"
}
```

### Finding all the SDC Commands Used with the dc:: Prefix

To list all the SDC commands that you can use with the dc:: prefix, use the following procedure:

```
foreach cmd [lsort [info commands dc::*]] { puts $cmd }
```

### **SDC Commands**

- <u>Introduction</u> on page 213
- <u>dc::all\_clocks</u> on page 214
- dc::all\_inputs on page 215
- <u>dc::all instances</u> on page 216
- dc::all\_outputs on page 217
- dc::all\_registers on page 218
- <u>dc::create\_clock</u> on page 220
- dc::create\_generated\_clock on page 222
- <u>dc::current\_design</u> on page 225
- <u>dc::current instance</u> on page 226
- dc::filter collection on page 227
- dc::get\_cell on page 228
- dc::get\_clock on page 231
- dc::get\_design on page 233
- dc::get\_generated\_clocks on page 235
- dc::get lib on page 238
- dc::get lib cell on page 240
- dc::get\_lib\_pin on page 242
- <u>dc::get lib timing arcs</u> on page 245
- dc::get\_net on page 247
- dc::get\_object\_name on page 249

- <u>dc::get path groups</u> on page 250
- dc::get\_pin on page 252
- dc::get\_port on page 255
- <u>dc::getenv</u> on page 257
- dc::group path on page 258
- dc::remove\_clock\_gating\_check on page 262
- <u>dc::remove clock latency</u> on page 263
- dc::remove disable clock gating check on page 264
- <u>dc::remove\_generated\_clock</u> on page 265
- dc::remove ideal net on page 266
- <u>dc::remove\_ideal\_network</u> on page 267
- dc::remove\_input\_delay on page 268
- dc::remove output delay on page 269
- dc::set case analysis on page 270
- dc::set\_clock\_gating\_check on page 271
- dc::set clock groups on page 273
- dc::set clock latency on page 275
- dc::set\_clock\_sense on page 278
- dc::set clock skew on page 280
- <u>dc::set\_clock\_transition</u> on page 282
- dc::set\_clock\_uncertainty on page 283
- dc::set data check on page 286
- dc::set disable clock gating check on page 288
- <u>dc::set\_dont\_touch</u> on page 289
- dc::set dont touch network on page 290
- <u>dc::set\_dont\_use</u> on page 291
- dc::set\_drive on page 292

- <u>dc::set driving cell</u> on page 294
- dc::set\_equal on page 297
- dc::set\_false\_path on page 298
- dc::set fanout load on page 301
- dc::set\_hierarchy\_separator on page 302
- dc::set\_ideal\_net on page 303
- dc::set ideal network on page 304
- dc::set\_input\_delay on page 305
- <u>dc::set\_input\_transition</u> on page 308
- dc::set lib pin on page 310
- dc::set\_load on page 311
- dc::set\_load\_unit on page 313
- dc::set logic dc on page 314
- dc::set logic one on page 315
- <u>dc::set\_logic\_zero</u> on page 316
- dc::set max capacitance on page 317
- dc::set\_max\_delay on page 318
- <u>dc::set\_max\_dynamic\_power</u> on page 321
- dc::set max fanout on page 322
- dc::set\_max\_leakage\_power on page 323
- dc::set\_max\_time\_borrow on page 324
- dc::set max transition on page 325
- dc::set min delay on page 327
- dc::set\_mode on page 330
- dc::set multicycle path on page 331
- <u>dc::set\_operating\_conditions</u> on page 334
- dc::set\_opposite on page 335

April 2010 211 Product Version 9.1

- dc::set output delay on page 336
- <u>dc::set\_path\_adjust</u> on page 339
- <u>dc::set\_port\_fanout\_number</u> on page 342
- <u>dc::set timing derate</u> on page 343
- <u>dc::set\_time\_unit</u> on page 345
- dc::set\_unconnected on page 346
- dc::set units on page 347
- <u>dc::set\_wire\_load\_mode</u> on page 348
- <u>dc::set\_wire\_load\_model</u> on page 349
- dc::set wire load selection group on page 351
- <u>dc::sizeof\_collection</u> on page 353

April 2010 212 Product Version 9.1

### Introduction

Currently this appendix describes the new commands added in SDC 1.7 and some other frequently used SDC commands.

SDC commands can be specified

- in an SDC file and read in with the read sdc command
- at the RTL Compiler prompt by adding the "dc::" prefix before the SDC command.

In the following sections, the title reflects how to use the command interactively in the tool, while the syntax shows the command name as used in the SDC constraints file.

April 2010 213 Product Version 9.1

### dc::all\_clocks

all clocks

Returns all clocks in the design when you do not perform multi-mode timing analysis.

When performing multi-mode timing analysis, the command returns all clocks that apply to the current mode.

- When you use this constraint in an SDC file, the constraint will be applied to the mode specified with the -mode option of the <u>read sdc</u> command that reads in the file.
- When you want to use this constraint at the RTL Compiler prompt, make sure that the mode to which this constraint needs to be applied was previously specified using the dc::set mode command.

April 2010 214 Product Version 9.1

### dc::all\_inputs

```
all_inputs
    [ -clock clock_list [-edge_triggered | -level_sensitive]
    | -edge_triggered
    | -level_sensitive
    | -no clocks]
```

Returns all the input ports in the design. Using the command options you can filter the ports.

### **Options and Arguments**

| -clock clock_list | Returns all input ports that have an input delay relative to the specified clock(s).                                                           |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------|
| -edge_triggered   | Returns all input ports that have a non level-sensitive input delay with respect to the specified clocks.                                      |
|                   | If the -clock option is omitted, it returns all input ports that have an edge-triggered input delay with respect to any clock in the design.   |
| -level_sensitive  | Returns all input ports that have a level-sensitive input delay with respect to the specified clocks.                                          |
|                   | If the $-clock$ option is omitted, it returns all input ports that have a level-sensitive input delay with respect to any clock in the design. |
| -no_clocks        | Returns all input ports that do not have a clock definition.                                                                                   |

April 2010 215 Product Version 9.1

### dc::all\_instances

Returns a list of instances available in the design, or all instances of the specified libcell or subdesign.

### **Options and Arguments**

| design    | Returns the instances of the specified design.                                                                            |
|-----------|---------------------------------------------------------------------------------------------------------------------------|
|           | You cannot use this command at the top level of the design. You can use it for hierarchical modules below the top design. |
| libcell   | Returns the instances of the specified library cell.                                                                      |
| subdesign | Returns the instances of the specified subdesign.                                                                         |

#### **Examples**

■ The following command returns the instances of design m3:

■ The following command returns the instances of libcell CLKINVX2

```
rc:/> dc::all_instances [dc::get_lib_cell CLKINVX2]
/designs/m1/instances_comb/g127 /designs/m1/instances_comb/g132 /designs/m1/
instances_hier/m2/instances_comb/g150 /designs/m1/instances_hier/m2/
instances_hier/m3/instances_hier/m4/instances_hier/m5/instances_comb/g58
rc:/>
```

■ The following command returns the instances of subdesign m4.

```
rc:/> dc::all_instances /designs/m1/subdesigns/m4
/designs/m1/instances hier/m2/instances hier/m4
```

### dc::all\_outputs

Returns all the output ports in the design.

### **Options and Arguments**

```
    -clock clock_list Not supported by RTL Compiler.
    -edge_triggered Not supported by RTL Compiler.
    -level_sensitive Not supported by RTL Compiler.
```

April 2010 217 Product Version 9.1

### dc::all\_registers

```
all_registers
    [-cells]
    [-clock clock...]
    [-fall_clock clock...] [-rise_clock clock...]
    [-clock_domains clock_domain...]
    [-data_pins] [-clock_pins] [-slave_clock_pins]
    [-async_pins] [-output_pins]
    [-edge_triggered] [-level_sensitive]
    [-master_slave] [-inverted_output]
    [-exclude instance...]
    [-no hierarchy]
```

Returns all the sequential elements in the design. Using the command options you can filter the elements that are returned.

Note: This command was added in SDC 1.7.

### **Options and Arguments**

| -async_pins                      | Not supported by RTL Compiler.                                                        |  |
|----------------------------------|---------------------------------------------------------------------------------------|--|
| -cells                           | Not supported by RTL Compiler.                                                        |  |
| -clock clock_list                |                                                                                       |  |
|                                  | Returns only those sequential elements clocked by the specified clocks.               |  |
| -clock_domains clock_domain_list |                                                                                       |  |
|                                  | Returns only those sequential elements that belong to the specified clock domains.    |  |
| -clock_pins                      | Returns the clock pins of all sequential elements in the design.                      |  |
| -data_pins                       | Returns the data pins of all sequential elements in the design.                       |  |
| -edge_triggered                  | Returns all sequential elements of type flop in the design.                           |  |
| -exclude instance_list           |                                                                                       |  |
|                                  | Excludes the specified instances from the list of sequential elements to be returned. |  |
| -fall_clock clock_list           |                                                                                       |  |
|                                  | Returns only those sequential elements clocked by the falling                         |  |

April 2010 218 Product Version 9.1

edge of the specified clocks.

| -inverted_output       | Returns all sequential elements in the design that have an inverted output.                |
|------------------------|--------------------------------------------------------------------------------------------|
| -level_sensitive       | Returns all sequential elements of type latch in the design.                               |
| -master_slave          | Returns all sequential elements in the design that are master-slave flops.                 |
| -no_hierarchy          | Returns only those sequential elements at the top-level of the design.                     |
| -output_pins           | Returns the output pins of all sequential elements in the design.                          |
| -rise_clock clock_list |                                                                                            |
|                        | Returns only those sequential elements clocked by the rising edge of the specified clocks. |
| -slave_clock_pins      | Returns the clock pins of the slave flops in the design.                                   |

April 2010 219 Product Version 9.1

#### dc::create\_clock

```
create_clock
    [-add]
    [-name clock] [-domain clock_domain]
    -period float
    [-waveform float]
    [-apply_inverted {port|pin}]
    [port|pin]
```

Creates a clock object and defines its waveform. If you do not specify any sources, but you specify the -name option, a virtual clock is created.

#### **Options and Arguments**

-add Allows to specify multiple clocks on the same source for

simultaneous analysis with different clock waveforms.

If you omit this option and a clock was already defined on a pin or port, this definition would overwrite the previous one.

-apply inverted {port | pin}

Specifies inverted sources of the clock.

**Note:** This is non-SDC option.

-domain clock domain

Specifies the clock domain to which the clock belongs.

Default: domain 1

**Note:** This is non-SDC option.

-name *clock* Specifies the name of the clock.

If you omit this option, the clock gets the same name as the first

clock source (inverted or non-inverted). If no sources were

specified for this clock, the clock name defaults to create clock n, where n is 1,2, and so on.

-period float Specifies the length of the clock period.

port | pin Specifies the non-inverted sources of the clock.

April 2010 220 Product Version 9.1

-waveform *float...* 

Specifies the rise and fall edge times of the clock waveform over one clock period. The first value corresponds to the first rising transition after time zero. The numbers should represent one full clock period. If you omit this option, a default waveform is assumed: the leading edge occurs at 0 and the trailing edge occurs at the midpoint of the period, such that a symmetric clock is generated.

#### **Example**

The following command creates clock clk1 on port clkA with a period of 5 time units. The clock has a rising edge at 0 time units and a falling edge at 2.5 time units.

dc::create clock [dc::get ports clkA] -name clk1 -period 5 -waveform {0 2.5}

April 2010 221 Product Version 9.1

#### dc::create\_generated\_clock

```
create_generated_clock
    [-add] [-combinational]
    [-name clock] [-domain domain]
    -source [-master_clock clock]
    [-divide_by integer
    |-multiply_by integer [-duty_cycle float]
    |-edges integer [integer] [integer]
        [-edge_shift float [float] [float]]]
    [-apply_inverted {port|pin}...]
    {port|pin}...
```

Creates a new clock signal from the clock waveform of a given pin in the design.

#### **Options and Arguments**

-add

Allows to specify multiple generated clocks on the same source

when multiple clocks must fan into the source pin.

If you omit this option and a clock was already defined on a pin or port, this definition would overwrite the previous one.

-apply inverted {port|pin}

Specifies the pin or port on which to apply the inverted clock

waveform.

Note: This is non-SDC option.

-combinational

Not supported by RTL Compiler.

Note: RTL Compiler writes out the option when you specify the

write sdc command.

-divide by integer

Determines the frequency of the new clock by dividing the

frequency of the source clock by this factor.

If the frequency is divided by a certain factor, the clock period is

multiplied by that same factor.

If the factor is a power of 2 (2,4,8... except 1), the rising edges of

the master clock are used to determine the edges of the generated clock, otherwise the edges are scaled from the

master clock edges.

-domain domain Specifies the clock domain to which the generated clock

belongs.

Default: domain 1

**Note:** This is non-SDC option.

-duty cycle float Specifies the duty cycle (high pulse width) as a percentage of

the clock period. Specify a number between 0 and 100.

-edge shift float [float] [float]

Specifies how much each edge specified with the -edges

option should be shifted.

-edges integer [integer] [integer]

Selects a list of edges from the source clock that form the edges

of the derived clock. Currently, three edge numbers are allowed.

-invert Inverts the resulting waveform of the generated clock.

-master\_clock clock

Derives the generated (target) clock from the specified clock.

Use this option if multiple signals arrive at the source pin and you want to indicate a particular clock from which the target

clock must be generated.

-multiply by integer

Determines the frequency of the new clock by multiplying the

frequency of the source clock with this factor.

If the frequency is multiplied with a certain factor, the clock

period is divided by that same factor.

-name *clock* Specifies the name of the generated clock.

port | pin Specifies the pins and ports to which the generated clock must

be applied

-source Specifies the name of the pin from which the clock must be

derived.

April 2010 223 Product Version 9.1

#### **Examples**

■ The following command derives target clock gen\_clk1 from the clock at pin CK on instance inst1 and divides the frequency by 2. The clock i9s applied to pin Q of instance inst1.

```
dc::create_generated_clock -name gen_clk1 -source [dc::get_pins inst1/CK] \
-divide_by 2 [dc::get_pins inst1/Q]
```

■ The following command derives target clock gen\_clk1 from the clock at pin CK on instance inst1 by specifying edges 1, 5 and 7. This implies a divide\_by 3 and a duty cycle of 66.66%.

```
dc::create_generated_clock name gen_clk1 source [dc::get_pins inst1/CK] -edges {1 \overline{5} 7} [dc::get_pins inst1/\overline{Q}]
```

April 2010 224 Product Version 9.1

### dc::current\_design

```
current_design
[design]
```

Changes the current directory in the design hierarchy to the specified design and returns the path to the design.

If no design is specified, the command returns the top-level design.

#### **Options and Arguments**

design

Specifies the name of the top-level design.

#### **Examples**

The following command changes the current directory in the design hierarchy to the specified design top.

```
rc:/> dc::current_design top
/designs/top
rc:/designs/top>
```

Assume the top design is called test. The following command returns the path to the top-level design.

```
rc:/> dc::current_design
/designs/test
```

### dc::current\_instance

```
current_instance
    [instance]
```

Changes the current directory in the design hierarchy to the specified instance and returns the path to the instance.

If no instance is specified, the command returns the path to the top-level design.

#### **Options and Arguments**

instance

Specifies the name of the instance.

#### **Example**

The following command changes the current directory in the design hierarchy to the specified instance.

```
rc:/> dc::current_instance instA
/designs/top/instances_seq/instA
rc:/designs/top/instances seq/instA>
```

The following command returns the path to the top-level design.

```
rc:/designs/top/instances_seq> dc::current_instance
/designs/top
```

### dc::filter\_collection

Returns a collection of objects that match the specified filter expression.

#### **Options and Arguments**

filter expression Corresponds to a filter expression supported for the specified

objects.

instance Specifies a list of instances or specifies a command that returns

a list of instances.

pin Specifies a list of pins or specifies a command that returns a list

of pins.

port Specifies a list of ports or specifies a command that returns a list

of ports.

#### **Example**

The following command returns all instances whose libcell matches inv1.

```
rc:/> dc::filter_collection [dc::get_cells *] "ref_name==inv1"
/designs/top most/instances comb/inst2 /designs/top most/instances comb/inst5
```

April 2010 227 Product Version 9.1

### dc::get\_cell

Returns the full path to a list of instances. Using the command options you can filter the elements that are returned.

Note: This command was added in SDC 1.5.

#### **Options and Arguments**

-filter string

Filters the result based on the specified expression evaluating to true. The following filter expressions are supported:

```
-filter "area{==|!=|<=|>=|<|>}float"
```

area checks the area of the instance.

```
-filter "{base_name|name} {==|=~|!=|!~}name"
```

base\_name or name checks the base name of the instance.

full\_name or hierarchical\_name checks the vdir name of the instance.

```
-filter "is combinational { == | != } { true | false } "
```

is\_combinational checks if the instance is combinational.

```
-filter "is_dont_touch{==|!=}{true|false}"
```

is dont touch checks if the instance is preserved.

```
-filter "is hierarchical{==|!=}{true|false}"
```

is hierarchical checks if the instance is hierarchical.

```
-filter "is_sequential{==|!=}{true|false}"
```

is sequential checks if the instance is sequential.

```
-filter "object type{==|=~|!=|!~}instance"
```

object type checks if the object is an instance.

-filter "pin count{==|!=|<=|>=|<|>}integer" pin count checks the pin count of the instance. -filter "ref lib cell name $\{==|=\sim|!=|!\sim\}$  libcell" ref lib cell name checks the libcell name of the instance. -filter "ref name{==|=~|!=|!~}libcell" ref name checks the libcell name of the instance. **Note:** Any filter option can be specified as option or @option in the expression. You can also combine two or more expressions using the following operators: &&, ||. You can use parentheses () to enclose simple filter expressions. **Note:** This is a non-SDC option. Selects all instances in the hierarchy below the current level that match the specified pattern. Specifies the hierarchical delimiter for patterns. For example, if the hierarchical delimiter is @, the sub/I1@I2 pattern matches instance I2 within the hierarchy sub/I1. Indicates that the pattern is not case sensitive. This option can only be used with the -regexp option.

-of objects list

-hierarchical

-hsc string

-nocase

Specifies to return instances with the specified pins or

connected to the specified nets.

pattern Specifies a pattern of cell names or regular expressions.

Default: \*

-regexp Specifies that the pattern is a regular expression.

#### **Examples**

■ The following command returns those instances which have been mapped to the libcell flopped.

```
rc:/> dc::get_cells -filter "ref_name==fflopd"

/designs/top/instances_seq/inst1 /designs/top/instances_seq/instf
```

April 2010 229 Product Version 9.1

The following command returns those instances that are named inst1.

```
rc:/> dc::get_cells -filter "full_name==inst1"
/designs/top/instances seq/inst1
```

■ The following command returns those instances connected to the net clk.

```
rc:/> dc::get_cells -of_objects /designs/top/nets/clk
/designs/top/instances seq/inst3
```

■ The following command returns all instances that match the regular expression pattern ^inst1.\*\$

```
rc:/> dc::get_cells -regexp ^inst1.*$
/designs/top/instances_seq/inst1 /designs/top/instances_comb/inst1_0
/designs/top/instances_comb/inst1_1
```

- The following command uses a complex expression to return the path to
  - the list of all instances that either have libcell name inv1 or instance name inst\_mux,
  - the list of instances that either have libcell MX2X1 or fflopd

```
rc:/> dc::get_cells -filter "((ref_name ==inv1 || full_name==inst_mux) &&
(ref_name==MX2X1)) || (ref_name==fflopd))
```

April 2010 230 Product Version 9.1

### dc::get\_clock

Returns the full path to a list of timing clocks that match the pattern.

### **Options and Arguments**

-filter string

Filters the result based on the specified expression evaluating to true. The following filter expressions are supported:

```
-filter "\{base\_name \mid name\} \{==|=\sim|!=|!\sim\} name"
```

base\_name or name checks the base name of the clock.

```
-filter "full_name{==|=~|!=|!~}vname"
```

full name checks the vdir name of the clock

```
-filter "has detailed parasitics{==|!=}{true|false}"
```

has\_detailed\_parasitics checks if the phys capacitance attribute is set on the clock.

```
-filter "object type{==|=~|!=|!~}clock"
```

object type checks if the object is a clock.

```
-filter "period{==|!=|<=|>=|<|>}period"
```

period checks the period of the clock.

```
-filter "sources{==|=~|!=|!~}clock sources"
```

sources checks the inverted and non-inverted sources of the clock

**Note:** Any filter option can be specified as option or @option in the expression.

You can also combine two or more expressions using the following operators: &&, ||. You can use parentheses () to enclose simple filter expressions.

Note: This is a non-SDC option.

Not supported by RTL Compiler.

Not supported by RTL Compiler.

-hsc string

-nocase

pattern Specifies a pattern of clock names.

Default: \*

-regexpr Not supported by RTL Compiler.

#### **Examples**

■ The following command returns the path to clock test\_clock.

```
rc:/> dc::get_clocks test_clock
/designs/top_most/timing/clock_domains/domain_1/test_clock
```

■ The following command returns the path to all clocks starting with test:

```
rc:/> dc::get_clocks test*
/designs/top_most/timing/clock_domains/domain_1/test_clock
```

 $\blacksquare$  The following command returns the path to a clock whose name is c1.

```
rc:/> dc::get_clocks -filter "full_name==c1"
/designs/top/timing/clock domains/domain 1/c1
```

April 2010 232 Product Version 9.1

### dc::get\_design

```
{get_design | get_designs}
          pattern
```

Returns the full path to any design or subdesign matching the pattern.

#### **Options and Arguments**

-filter string

Filters the result based on the specified expression evaluating to true. The following filter expressions are supported:

```
-filter \{base\_name \mid name\} \{ == |= \sim |! = |! \sim \}  name \{base\_name \mid name\} \}
```

base name or name checks the name of the design.

```
-filter "is dont touch{==|!=}{true|false}"
```

is dont touch checks if the design is preserved.

```
-filter "max capacitance { == |!= | <= | >= | < | >} float"
```

max\_capacitance checks the max\_capacitance
attribute set on the design

```
-filter "max fanout{==|!=|<=|>=|<|>}integer"
```

max\_fanout checks the max\_fanout attribute set on the
design

```
-filter "max transition{==|!=|<=|>=|<|>}float"
```

 ${\tt max\_transition}$  checks the  ${\tt max\_transition}$  attribute set on the design

```
-filter "object_type{==|=\sim|!=|!\sim}design"
```

object type checks if the object is a design.

**Note:** Any filter option can be specified as option or @option in the expression.

You can also combine two or more expressions using the following operators: &&, ||. You can use parentheses () to enclose simple filter expressions.

Note: This is a non-SDC option.

Specifies a pattern of design or subdesign names.

pattern

**Note:** The command only looks for subdesigns if no design with the specified pattern is found.

#### **Examples**

■ The following command returns the path to design top most.

```
rc:/> dc::get_designs top_most*
/designs/top_most
```

■ The following command returns the path to subdesign top most 1:

```
rc:/> dc::get_designs top_most_*
/designs/top_most/subdesigns/top_most_1
```

April 2010 234 Product Version 9.1

### dc::get\_generated\_clocks

```
get_generated_clocks
     [-quiet] [-regexp [-nocase]]
     [-filter string] [pattern]
```

Returns the full path to all the generated clocks that match the pattern. Using the command options you can filter the clocks that are returned.

#### **Options and Arguments**

-filter string

Filters the result based on the specified expression evaluating to true. The following filter expressions are supported:

```
-filter "{base name|name} {==|=~|!=|!~}name"
```

base\_name or name checks the base name of the generated clock.

```
-filter "full name{==|=~|!=|!~}vname"
```

full name checks the vdir name of the generated clock

```
-filter "object_type{==|=~|!=|!~}clock"
```

object type checks if the object is a clock.

```
-filter "period{==|!=|<=|>=|<|>}period"
```

period checks the period of the generated clock.

```
-filter "sources{==|=~|!=|!~}clock sources"
```

sources checks the inverted and non-inverted sources of the generated clock

**Note:** Any filter option can be specified as option or @option in the expression.

You can also combine two or more expressions using the following operators: &&, ||. You can use parentheses () to enclose simple filter expressions.

Indicates that the pattern is not case sensitive. This option can only be used with the -regexp option.

Specifies the pattern for generated clock names to be matched.

If no pattern is specified, all generated clocks are considered.

-nocase

pattern

April 2010 235 Product Version 9.1

-quiet Suppresses all the generated messages.

-regexp Specifies that the specified pattern is a regular expression.

#### **Examples**

#### Assume you defined the following clocks:

```
define_clock -name clk -period 10000 -domain domain_1 \
    [find /des*/*/ports_in -port Clk]

define_clock -name clk1 -period 20000 -domain domain_2 \
[find /des*/*/ports_in -port Clk1]
```

#### Also assume you read in the following SDC file:

```
create_generated_clock -name gen_clk -source [find /des*/*/ports_in -port Clk]
-divide_by 2 [find /des*/*/*seq/f6/ -pin CK]
create_generated_clock -name gen_clk1 -source [find /des*/*/ports_in -port Clk1]
-divide_by 2 [find /des*/*/*seq/f12/ -pin CK]
create_generated_clock -name gen_clk2 -source [find /des*/*/ports_in -port Clk1]
-divide by 2 [find /des*/*/*seq/f13/ -pin CK]
```

■ The following command returns the full path to all generated clocks:

```
rc:/> dc::get_generated_clocks
/designs/test/timing/clock_domains/domain_1/gen_clk /designs/test/timing/
clock_domains/domain_1/gen_clk1 /designs/test/timing/clock_domains/domain_1/
gen_clk2
```

■ The following command returns the path to the generated clock with period 20000.

```
rc:/> dc::get_generated_clocks -filter "period==20000.0"
/designs/test/timing/clock_domains/domain_1/gen_clk
```

■ The following command returns the path to the generated clocks whose name is not gen clk1.

```
rc:/> dc::get_generated_clocks -filter "name!=gen_clk1"
/designs/test/timing/clock_domains/domain_1/gen_clk /designs/test/timing/
clock domains/domain 1/gen_clk2
```

■ The following command returns the path to the generated clocks whose name matches gen\_clk1 or gen\_clk2.

```
rc:/> dc::get_generated_clocks -regexp -nocase GEN_CLK1|GEN_CLK2
/designs/test/timing/clock_domains/domain_1/gen_clk1 /designs/test/timing/
clock domains/domain 1/gen_clk2
```

### **Related Information**

Related command: <u>dc::create\_generated\_clock</u> on page 222

### dc::get\_lib

```
{get_lib | get_libs}
     [-filter string]
     [-regexp] [-nocase] pattern
```

Returns the full path to any library that matches the pattern. Using the command options you can filter the elements that are returned.

#### **Options and Arguments**

-filter string Filters the result based on the specified expression evaluating to true. The following filter expressions are supported:

-filter "{base name|name} ${==|=\sim|!=|!\sim}$ name"

base name or name checks the base name of the library.

-filter "object\_type{==|=~|!=|!~}library"

object\_type checks if the object is a library.

**Note:** Any filter option can be specified as option or @option in the expression.

You can also combine two or more expressions using the following operators: &&, ||. You can use parentheses () to enclose simple filter expressions.

**Note:** This is a non-SDC option.

-nocase Indicates that the pattern is not case sensitive. This option can

only be used with the -regexp option.

pattern Specifies a pattern of library names or regular expressions.

-regexp Specifies that the pattern is a regular expression.

#### **Examples**

The following command just specifies a pattern to find the path to the tutorial library.

```
rc:/> dc::get_libs tut*
/libraries/tutorial
```

■ The following command specifies a pattern with regular expression to find the path to the tutorial library.

```
rc:/> dc::get_libs -regexp tut.*
/libraries/tutorial
```

■ The following command specifies a pattern that is case insensitive to find the path to the tutorial library.

rc:/> dc::get\_libs -regexp -nocase TUT.\*
/libraries/tutorial

April 2010 239 Product Version 9.1

### dc::get\_lib\_cell

Returns the full path to any library cell that matches the pattern. Using the command options you can filter the elements that are returned.

#### **Options and Arguments**

-filter string

Filters the result based on the specified expression evaluating to true. The following filter expressions are supported:

```
-filter "area{==|!=|<=|>=|<|>}float"
    area checks the area of the libcell
-filter "{base name | name} \{ == |=\sim |!=|!\sim \} name"
    base name or name checks the base name of the libcell.
-filter "is combinational { == | != } { true | false } "
    is combinational checks if the libcell is combinational
-filter "is dont touch{==|!=}{true|false}"
    is dont touch checks if the libcell is preserved.
-filter "is_dont_use{==|!=}{true|false}"
    is dont use checks if the libcell must be avoided.
-filter "is sequential{==|!=}{true|false}"
    is sequential checks if the libcell is sequential.
-filter "is_tristate{==|!=}{true|false}"
    is tristate checks if the libcell is tristate.
-filter "object type{==|=~|!=|!~}libcell"
    object type checks if the object is a libcell.
```

**Note:** Any filter option can be specified as option or @option in the expression.

April 2010 240 Product Version 9.1

You can also combine two or more expressions using the following operators: &&, ||. You can use parentheses () to enclose simple filter expressions.

Note: This is a non-SDC option.

-hsc string Specifies the hierarchical delimiter for patterns.

-nocase Indicates that the pattern is not case sensitive. This option can

only be used with the -regexp option.

pattern Specifies a pattern of libcell names or regular expressions.

-regexp Specifies that the pattern is a regular expression.

#### **Examples**

The following command returns all libcells whose name start with nan..

```
rc:/> dc::get_lib_cells nan*
/libraries/tutorial/libcells/nand2
```

The following command returns all libcells whose name start with nan and that are part of the library whose name starts with tut.

```
rc:/> dc::get_lib_cells tut*/nan*
/libraries/tutorial/libcells/nand2
```

■ The following command returns all libcells whose name start with XOR3XL.

```
rc:/> dc::get_lib_cells XOR3XL*
/libraries/library_domains/set1/typical/libcells/XOR3XL
/libraries/library_domains/set2/typical/libcells/XOR3XL
```

In this case, two library sets were read in which each contained the typical library with their version of the XOR3XL cell.

■ The following command returns all libcells whose name start with XOR3XL and that belong to the typical library.

```
rc:/> dc::get_lib_cells typical@XOR3XL -hsc @
/libraries/library_domains/set1/typical/libcells/XOR3XL
/libraries/library_domains/set2/typical/libcells/XOR3XL
```

### dc::get\_lib\_pin

```
{get_lib_pin | get_lib_pins}
        [-filter string]
        [-hsc string] [-regexp] [-nocase] [pattern]
```

Returns the full path to any libcell pin that matches the pattern. Using the command options you can filter the elements that are returned.

#### **Options and Arguments**

-filter string

Filters the result based on the specified expression evaluating to true. The following filter expressions are supported:

```
-filter "{base name|name} \{ == |=\sim |!=|!\sim \} name"
```

base\_name or name checks the base name of the libcell pin.

```
-filter "capacitance{==|!=|<=|>=|<|>}float"
```

capacitance checks the average capacitance (rise+fall/2) of the libcell pin

```
-filter "direction=={in|out|inout}"
```

direction checks the direction of the libcell pin.

```
-filter "is async pin{==|!=}{true|false}"
```

 $\verb|is_async_pin| \textbf{ checks if the libcell pin is an asynchronous} \\ \\ \textit{pin} \\$ 

```
-filter "is clear pin{==|!=}{true|false}"
```

is clear pin checks if the libcell pin is a clear pin

```
-filter "is_clock_pin{==|!=}{true|false}"
```

is clock pin checks if the libcell pin is a clock pin

```
-filter "max_capacitance{==|!=|<=|>=|<|>}float"
```

max\_capacitance checks the max\_capacitance
attribute set on the libcell pin

```
-filter "max fanout{==|!=|<=|>=|<|>}integer"
```

max\_fanout checks the max\_fanout attribute set on the
libcell pin

```
-filter "max_transition{==|!=|<=|>=|<|>}float"
    max_transition checks the max_transition attribute
    set on the libcell pin
-filter "object_type{==|=~|!=|!~}libpin"
```

object type checks if the object is a libpin.

**Note:** Any filter option can be specified as option or @option in the expression.

You can also combine two or more expressions using the following operators: &&, ||. You can use parentheses () to enclose simple filter expressions.

Note: This is a non-SDC option.

-hsc string Specifies the hierarchical delimiter for patterns.

-nocase Indicates that the pattern is not case sensitive. This option can

only be used with the -regexp option.

pattern Specifies a pattern of libpin names or regular expressions.

-regexp Specifies that the pattern is a regular expression.

#### **Examples**

In the following examples, two library sets were read in. Each library set contained the typical library with its version of the XOR3XL cell. The examples show different ways to get the same information.

■ The following command returns all libpins whose name start with A and that belong to a libcell whose name starts with XOR3XL.

```
rc:/> dc::get_lib_pins XOR3XL*/A*
/libraries/library_domains/set1/typical/libcells/XOR3XL/A
/libraries/library_domains/set2/typical/libcells/XOR3XL/A
```

■ The following command uses the hierarchy delimiter to request to return all libpins whose name start with A and that belong to a libcell whose name starts with XOR3XL.

```
rc:/> dc::get_lib_pins XOR3XL*@A* -hsc @
/libraries/library_domains/set1/typical/libcells/XOR3XL/A
/libraries/library_domains/set2/typical/libcells/XOR3XL/A
```

April 2010 243 Product Version 9.1

■ The following command returns all libpins whose name start with A and that belong to a libcell whose name start with xor3x1 but indicates that the pattern is not case sensitive.

```
rc:/> get_lib_pins -regexp -nocase xor3xl/A.*
/libraries/library_domains/set1/typical/libcells/XOR3XL/A
/libraries/library_domains/set2/typical/libcells/XOR3XL/A
```

April 2010 244 Product Version 9.1

### dc::get\_lib\_timing\_arcs

```
get_lib_timing_arcs
     [-to libpin...] [-from libpin...]
     [-of objects libcell...] [-filter string]
```

Returns all timing arcs that match the specified pattern. Using the command options you can filter the timing arcs that are returned.

#### **Options and Arguments**

-filter string

Filters the result based on the specified expression evaluating to true. The following filter expressions are supported:

```
-filter "{base name|name} {==|=~|!=|!~}name"
```

base name or name checks the name of the timing arc.

```
-filter "from lib pin{==|=~|!=|!~}pin name"
```

from lib pin checks the name of the from pin of the arc.

```
-filter "object_type{==|=~|!=|!~}libarc"
```

object type checks if the object is a timing arc.

```
-filter "sdf cond{==|=|=|!=|!\sim}sdf cond"
```

sdf cond checks the SDF condition of the arc.

```
-filter "timing_type{==|=\sim|!=|!\sim}timing_type"
```

timing\_type checks the timing type (positive\_unate, negative\_unate, non\_unate) of the arc.

```
-filter "when\{==|=\sim|!=|!\sim\} when cond"
```

when checks the when condition of the arc.

**Note:** Any filter option can be specified as option or @option in the expression.

You can also combine two or more expressions using the following operators: &&, ||. You can use parentheses () to enclose simple filter expressions.

**Note:** This is a non-SDC option.

-from libpins

Returns all outgoing timing arcs for the specified library cell pin(s).

April 2010 245 Product Version 9.1

-of\_objects cells

Returns all timing arcs for the specified library cells.

-to libpins

Returns all incoming timing arcs for the specified library cell pin(s).

#### **Examples**

■ The following command returns the timing arcs to pin Y of cells nand2 and nor2.

```
rc:/> dc::get_lib_timing_arcs -to "nand2/Y nor2/Y"
/libraries/tutorial/libcells/nand2/Y/inarcs/A_Y_n60 /libraries/tutorial/
libcells/nand2/Y/inarcs/B_Y_n60 /libraries/tutorial/libcells/nor2/Y/inarcs/
A_Y_n60 /libraries/tutorial/libcells/nor2/Y/inarcs/B_Y_n60
```

■ The following command retruns the timing arcs between pins A and Y of library cell nand2.

```
rc:/> dc::get_lib_timing_arcs -to nand2/Y -from nand2/A
/libraries/tutorial/libcells/nand2/Y/inarcs/A Y n60
```

The following command returns all timing arcs for libcell fflopd ckn.

```
dc::get_lib_timing_arcs -of fflopd_ckn
/libraries/tutorial/libcells/fflopd_ckn/D/inarcs/CKN_D_S50 /libraries/
tutorial/libcells/fflopd_ckn/D/inarcs/CKN_D_H50 /libraries/tutorial/libcells/
fflopd_ckn/Q/inarcs/CKN_Q_c50
```

■ The following command filters based on the value of the timing\_type.

```
rc:/> dc::get_lib_timing_arcs -from nand2/A -to nand2/Y \
-filter "timing_type==negative_unate"
/libraries/tutorial/libcells/nand2/Y/inarcs/A_Y_n60
```

April 2010 246 Product Version 9.1

#### dc::get\_net

Returns the full path to any net that matches the pattern. Using the command options you can filter the elements that are returned.

#### **Options and Arguments**

-filter string

Filters the result based on the specified expression evaluating to true. The following filter expressions are supported:

```
-filter "area{==|!=|<=|>=|<|>}float"
```

area checks the enclosed area of the net

```
-filter "{base name|name} {==|=~|!=|!~}name"
```

base name or name checks the base name of the net.

```
-filter "full name{==|=~|!=|!~}vname"
```

full name checks the vdir name of the net

```
-filter "is dont touch{==|!=}{true|false}"
```

is dont touch checks if the net is preserved.

```
-filter "object type{==|=~|!=|!~}net"
```

object\_type checks if the object is a net.

**Note:** Any filter option can be specified as option or @option in the expression.

You can also combine two or more expressions using the following operators: &&, ||. You can use parentheses () to enclose simple filter expressions.

**Note:** This is a non-SDC option.

-hierarchical

Selects all the nets in the hierarchy below the current level that match the specified pattern.

-hsc string

Specifies the hierarchical delimiter for patterns.

-nocase

Indicates that the pattern is not case sensitive. This option can only be used with the -regexp option.

April 2010 247 Product Version 9.1

-of objects string Specifies to return the nets that are connected to the specified

cells, pins, and ports.

pattern Specifies a pattern of net names or regular expressions.

Default: \*

-regexp Specifies that the pattern is a regular expression.

#### **Examples**

■ The following command returns net in that is in the inst9 hierarchy.

```
rc:/> dc::get_nets -hsc @ inst9@in
/designs/top_most/instances_hier/inst9/nets/in
```

The following command returns all nets whose name start with c.

```
rc:/> dc::get_nets c* -filter "object_type==net"
/designs/aco1/nets/ck {/designs/aco1/nets/c[0]} {/designs/aco1/nets/c[1]}
{/designs/aco1/nets/c[2]} {/designs/aco1/nets/c[3]} {/designs/aco1/nets/c[4]}
{/designs/aco1/nets/c[5]}
```

April 2010 248 Product Version 9.1

### dc::get\_object\_name

get\_object\_name
 string

Returns the specified argument.

**Note:** This command was added for compatibility while reading in SDC files with non-SDC constraints. Since RTL Compiler does not have a concept of collections, this command just returns the specified argument.

#### **Options and Arguments**

string

Specifies the argument to be returned.

#### **Example**

rc:/> dc::get\_object\_name /designs/top/instances\_hier/abc
/designs/top/instances hier/abc

April 2010 249 Product Version 9.1

#### dc::get\_path\_groups

Returns all the path groups that match the pattern. Using the command options you can filter the path groups that are returned.

#### **Options and Arguments**

| -filter <i>string</i> | Filters the result based on the specified expression evaluating |
|-----------------------|-----------------------------------------------------------------|
|                       | to true. The following filter expressions are supported:        |

-filter "{base\_name|name} {==|=~|!=|!~}name"

base\_name or name checks the base name of the path group.

-filter "object\_type{==|=~|!=|!~}path\_group"

object type checks if the object is an path\_group.

**Note:** Any filter option can be specified as option or @option in the expression.

You can also combine two or more expressions using the following operators: &&, ||. You can use parentheses () to enclose simple filter expressions.

**Note:** This is a non-SDC option.

-nocase Indicates that the pattern is not case sensitive. This option can

only be used with the -regexp option.

pattern Specifies the pattern for path group names to be matched.

If no pattern is specified all path groups are considered.

-quiet Suppresses all the generated messages.

-regexp Specifies that the specified pattern is a regular expression.

April 2010 250 Product Version 9.1

#### **Examples**

Assuming you had three generated clocks, the tool will implicitly associate path groups with these clocks. The following command returns the full path to the path groups associated with the generated clocks:

```
rc:/designs/test/> dc::get_path_groups
/designs/test/timing/exceptions/path_groups/gen_clk /designs/test/timing/
exceptions/path_groups/gen_clk1 /designs/test/timing/exceptions/path_groups/
gen clk2
```

■ The following command returns the path to a path group whose pattern matches gen clk1 or gen clk2.

```
rc:/designs/test/> dc::get_path_groups -regexp -nocase gen_clk1|gen_clk2
/designs/test/timing/exceptions/path_groups/gen_clk1 /designs/test/timing/exceptions/path_groups/gen_clk2
```

■ The following command returns the path to a path group whose name matches gen clk.

```
rc:/designs/test/> dc::get_path_groups -filter "name==gen_clk"
/designs/test/timing/exceptions/path groups/gen clk
```

#### **Related Information**

Related commands: dc::create\_generated\_clock on page 222

path group

April 2010 251 Product Version 9.1

### dc::get\_pin

Returns the full path to any pin that matches the pattern. Using the command options you can filter the elements that are returned.

#### **Options and Arguments**

-filter string

Filters the result based on the specified expression evaluating to true. The following filter expressions are supported:

```
-filter "{base name|name} {==|=~|!=|!~}name"
```

base name or name checks the base name of the pin.

```
-filter "{direction|pin direction}=={in|out|inout}"
```

direction or pin\_direction checks the direction of the port.

```
-filter  \begin{tabular}{l} -filter \\ \begin{tabular}{l} \{full_name \mid hierarchical_name \end{tabular} \begin{tabular}{l} \{==\mid =\sim \mid \cdot \mid =\mid \cdot \mid \cdot \mid \cdot \mid vname \end{tabular} \end{tabular}
```

full\_name or hierarchical\_name checks the vdir
name of the pin

```
-filter "is hierarchical{==|!=}{true|false}"
```

is\_hierarchical checks if the pin is hierarchical.

```
-filter "fanin{==|=~|!=|!~}integer"
```

fanin checks the fanin of the pin

```
-filter "fanout{==|=\sim|!=|!\sim}integer"
```

fanout checks the fanout of the pin

```
-filter "is pin{==|!=}{true|false}"
```

is pin checks if the object is a pin.

```
-filter "is_port{==|!=}{true|false}"
```

is port checks if the object is a port.

```
-filter "object type{==|=~|!=|!~}pin"
```

object type checks if the object is a pin.

**Note:** Any filter option can be specified as option or @option in the expression.

You can also combine two or more expressions using the following operators: &&, ||. You can use parentheses () to enclose simple filter expressions.

**Note:** This is a non-SDC option.

-hierarchical Selects all pins in the hierarchy below the current level that

match the specified pattern.

-hsc string Specifies the hierarchical delimiter for patterns.

-nocase Indicates that the pattern is not case sensitive. This option can

only be used with the -regexp option.

-of\_objects Specifies to return pins that are part of the specified instances

or to which the specified nets connect.

pattern Specifies a pattern of cell names or regular expressions.

Default: \*

-regexp Specifies that the pattern is a regular expression.

#### **Examples**

The following command returns the full path to all the pins of instance q6.

```
rc:/designs/rct> dc::get_pins -hsc @ g6@*
/designs/rct/instances_comb/g6/pins_in/A /designs/rct/instances_comb/g6/
pins in/B /designs/rct/instances comb/g6/pins out/Y
```

■ The following command returns the full path to pin Y that is part of instance inst1, which in turn belongs to the hierarchy of instance inst9.

```
rc:/> dc::get_pins -hsc @ inst9@inst1@Y
/designs/top most/instances hier/inst9/instances comb/inst1/pins out/Y
```

The following command returns the full path to the output pin of instance g6.

```
rc:/designs/rct> dc::get_pins -hsc @ g6@* -filter direction==out
/designs/rct/instances comb/g6/pins out/Y
```

■ The following command returns the full path to all output pins of the instances whose name start with q.

```
rc:/designs/rct> dc::get_pins -filter direction==out -of_objects g*
/designs/rct/instances_comb/g3/pins_out/Y /designs/rct/instances_comb/g5/
pins_out/Y /designs/rct/instances_comb/g4/pins_out/Y /designs/rct/
instances comb/g6/pins out/Y
```

■ The following command returns the full path to all output pins to which nets n\_1 and n\_3 connect.

```
rc:/designs/rct> dc::get_pins -filter direction==out -of_objects {n_1 n_3}
/designs/rct/instances_comb/g6/pins_out/Y /designs/rct/instances_comb/
cdn loop breaker/pins out/Y
```

■ The following command checks if the pin inst1/A specified in the filter expression exist and then returns the path to the pin:

```
rc:/ dc::get_pins -filter "full_name==inst1/A"
/designs/top/instances comb/inst1/A
```

The following commands return nothing:

```
rc:/> dc::get_pins -filter "is_port==true" *
rc:/> dc::get ports -filter "is pin==false" *
```

The following command returns all pins connected by net ck.

```
rc:/> dc::get_pins -filter "object_type==pin" -of_object /designs/aco1/nets/ck
{/designs/aco1/instances_seq/c_reg[3]/pins_in/clk} {/designs/aco1/
instances_seq/c_reg[0]/pins_in/clk} {/designs/aco1/instances_seq/c_reg[4]/
pins_in/clk} {/designs/aco1/instances_seq/c_reg[1]/pins_in/clk} {/designs/
aco1/instances_seq/c_reg[5]/pins_in/clk} {/designs/aco1/instances_seq/c
reg[2]/pins_in/clk}
```

April 2010 254 Product Version 9.1

### dc::get\_port

Returns the full path to any port that matches the pattern. Using the command options you can filter the elements that are returned.

#### **Options and Arguments**

-filter string

Filters the result based on the specified expression evaluating to true. The following filter expressions are supported:

```
-filter "{base_name|name} {==|=~|!=|!~}name"
```

base name or name checks the base name of the port.

```
-filter "{direction|port direction}=={in|out|inout}"
```

direction or port\_direction checks the direction of the port.

```
-filter "full_name{==|=~|!=|!~}vname_of_port"
```

full name checks the vdir name of the port

```
-filter "is pin{==|!=}{true|false}"
```

is pin checks if the object is a pin.

```
-filter "is port{==|!=}{true|false}"
```

is port checks if the object is a port.

```
-filter "max_capacitance{==|!=|<=|>=|<|>}float"
```

 ${\tt max\_capacitance}$  checks the maximum capacitance value set on the port

```
-filter "max fanout{==|!=|<=|>=|<|>}integer"
```

max\_fanout checks the max\_fanout attribute set on the
port

```
-filter "max transition{==|!=|<=|>=|<|>}float"
```

 ${\tt max\_transition}$  checks the  ${\tt max\_transition}$  attribute set on the port

```
-filter "object type{==|=~|!=|!~}port"
                               object type checks if the object is a port.
                           Note: Any filter option can be specified as option or @option
                           in the expression.
                           You can also combine two or more expressions using the
                           following operators: &&, ||. You can use parentheses () to
                           enclose simple filter expressions.
                           Indicates that the pattern is not case sensitive. This option can
-nocase
                           only be used with the -regexp option.
                           Specifies to return ports connected to the specified nets.
-of objects
                           Specifies a pattern of port names or regular expressions.
pattern
                           Default: *
                           Specifies that the pattern is a regular expression.
-regexp
```

#### **Examples**

■ The following command returns the full path to all input ports starting with letter d.

```
rc:/designs/rct> dc::get_ports -filter direction==in d*
{/designs/rct/ports_in/din[15]} {/designs/rct/ports_in/din[14]} {/designs/
rct/ports_in/din[13]} {/designs/rct/ports_in/din[12]} {/designs/rct/ports_in/din[11]} {/designs/rct/ports_in/din[10]} {/designs/rct/ports_in/din[9]} {/
designs/rct/ports_in/din[8]} {/designs/rct/ports_in/din[7]} {/designs/rct/
ports_in/din[6]} {/designs/rct/ports_in/din[5]} {/designs/rct/ports_in/din[2]} {/
designs/rct/ports_in/din[1]} {/designs/rct/ports_in/din[0]} //
ports_in/done
```

■ The following command returns the full path to all ports connected to nets whose name start with rd addr.

```
rc:/designs/rct> dc::get_ports -of_objects rd_addr*
{/designs/rct/ports_in/rd_addr[0]} {/designs/rct/ports_in/rd_addr[9]} {/
designs/rct/ports_in/rd_addr[11]} {/designs/rct/ports_in/rd_addr[2]} {/
designs/rct/ports_in/rd_addr[13]} {/designs/rct/ports_in/rd_addr[4]} {/
designs/rct/ports_in/rd_addr[15]} {/designs/rct/ports_in/rd_addr[6]} {/
designs/rct/ports_in/rd_addr[8]} {/designs/rct/ports_in/rd_addr[12]} {/
designs/rct/ports_in/rd_addr[3]} {/designs/rct/ports_in/rd_addr[14]} {/
designs/rct/ports_in/rd_addr[5]} {/designs/rct/ports_in/rd_addr[14]} {/
designs/rct/ports_in/rd_addr[5]} {/designs/rct/ports_in/rd_addr[7]}
```

The following commands return nothing:

```
rc:/> dc::get_ports -filter "is_pin==true" *
rc:/> dc::get pins -filter "is port==false" *
```

### dc::getenv

getenv env\_variable

Returns the contents of the specified environment variable.

### **Options and Arguments**

env\_variable Specifies the environment variable for which you want to display

the contents.

### **Example**

The following command displays the content of the CDN SYNTH ROOT variable.

rc:/> dc::getenv CDN\_SYNTH\_ROOT
/net/your\_install\_dir/tools.lnx86

### dc::group\_path

```
group path
     {{-from {port|pin|clock|instance}...
     |-rise from {port|pin|clock|instance}...
     |-fall from {port|pin|clock|instance}...}
     |{-to {port|pin/clock|instance}...
     |-rise to {port|pin|clock|instance}...
     |-fall to {port|pin|clock|instance}...}
     |{-through {port|pin|instance|net}...
      |-rise through {port|pin|instance|net}...
     |-fall through {port|pin|instance|net}...}...
     [-rise] [-fall]
     [-setup] [-hold]
     [-exception name name]
     {-name cost_group | -default}
     [-weight float]
     [-critical range float]
```

Assigns paths that meet the path selection criteria to a cost group. Paths can be selected using the <code>-from</code>, <code>-fall\_from</code>, <code>-rise\_from</code>, <code>-through</code>, <code>-fall\_through</code>, <code>-rise\_through</code>, <code>-to</code>, <code>-fall\_to</code>, or <code>-rise\_to</code> options. You must provide at least one of these options.

### **Options and Arguments**

April 2010 258 Product Version 9.1

combination of these. Specify a Tcl list.

design, clock pins of flip-flops, clock objects, instances, or a

-fall through {port | pin | instance | net}

Selects all paths whose signals have a falling edge on the specified through points. The through points can be ports of your design, hierarchical pins, pins on a sequential/mapped combinational cells, or sequential/mapped combinational instances or nets. Specify a Tcl list.

-fall to {port | pin | clock | instance}

Selects all paths whose signals have a falling edge at the specified end points. The end points can be output ports of your design, clock pins of flip-flops, clock objects, instances, or a combination of these. Specify a Tcl list.

-from {port | pin | clock | instance}

Selects all paths that start from the specified start points. The start points can be input ports of your design, clock pins of flip-flops, clock objects, instances, or a combination of these. Specify a Tcl list.

Not supported by RTL Compiler. -hold

> **Note:** Although the tool does not perform any hold analysis, RTL Compiler does write out this path group when the write sdc command is given.

Specifies the name of the cost group to which this path group -name cost group belongs.

> The cost group should have been previously defined with a define cost group command.

Limits the path selection to those paths who have a rising edge at the end points.

-rise from {port | pin | clock | instance}

Selects all paths whose signals have a rising edge at the specified start points. The start points can be input ports of your design, clock pins of flip-flops, clock objects, instances, or a combination of these. Specify a Tcl list.

-rise

April 2010

```
-rise through {port | pin | instance | net}
```

Selects all paths whose signals have a rising edge on the specified through points. The through points can be ports of your design, hierarchical pins, pins on a sequential/mapped combinational cells, or sequential/mapped combinational instances or nets. Specify a Tcl list.

```
-rise to {port | pin | clock | instance}
```

Selects all paths whose signals have a rising edge on the specified end points. The end points can be output ports of your design, clock pins of flip-flops, clock objects, instances, or a combination of these. Specify a Tcl list.

-setup Indicates that the path groups apply for setup analysis only.

```
-through {port | pin | instance | net}
```

Selects all paths that traverse through the specified points. The points to traverse can be ports of your design, hierarchical pins, pins on a sequential/mapped combinational cells, or sequential/mapped combinational instances or nets. Specify a Tcl list.

```
-to {port | pin | clock | instance}
```

Selects all paths that end at the specified end points. The end points can be output ports of your design, clock pins of flip-flops, clock objects, instances, or a combination of these. Specify a Tcl list.

-weight *float* 

Sets a weight for the cost group with which this path group is associated.

#### **Example**

■ The following example assigns the paths from all inputs to all outputs to the cost group called 120.

```
dc::group_path -from /designs/*/ports_in/* -to /designs/*/ports_out/* \
-name I20
```

■ The following two commands are equivalent. They both define path groups for cost group C2C that have a rising edges at the end points.

```
dc::group_path -rise -to inst1/pin1 -name C2C
dc::group path -rise_to inst1/pin1 -name C2C
```

April 2010 260 Product Version 9.1

### **Related Information**

Related command: <u>define\_cost\_group</u>

path group

specify\_paths

## dc::remove\_clock\_gating\_check

```
remove_clock_gating_check
    [-setup float]
    [-rise] [-fall]
    [-high] [-low]
    [instance | pin ]...
```

Removes any clock gating check value defined using the set\_clock\_gating\_check command or inferred automatically by RC.

**Note:** To write out this constraint in the output SDC file, you must set:

```
set write_remove_cgc 1
```

### **Options and Arguments**

| -fall          | Removes any clock gating check specified for a falling clock transition.                 |
|----------------|------------------------------------------------------------------------------------------|
| -high          | Removes any clock gating check for which the non-controlling value of the clock is high. |
| instance   pin | Removes the clock gating checks from the specified instances or pins.                    |
| -low           | Removes any clock gating check for which the non-controlling value of the clock is low.  |
| -rise          | Removes any clock gating check specified for a rising clock transition.                  |
| -setup float   | Removes any clock gating check that has the specified setup value.                       |

April 2010 262 Product Version 9.1

### dc::remove\_clock\_latency

```
remove_clock_latency
    [-source]
    [-clock clock_list]
    {clock | port | pin}...
```

Removes the general and clock-specific latencies from the specified objects.

**Note:** Although supported by the read\_sdc command, it is *not* an official SDC command.

### **Options and Arguments**

-clock clock list Removes only the clock-specific latencies from the specified

pins and ports with respect to the specified clocks.

General latencies are not removed.

 $\{clock | pin | port\}$  Specifies the objects (clocks, pins and ports) from which the

latencies should be removed.

**Note:** No clocks can be specified in the object list if the -clock

option is specified.

-source Removes the source latencies from the specified clocks, pins or

ports.

If this option is omitted, the network latencies are removed.

#### Example

The following command removes all the network latencies defined on pin pin1 that refer to clock clk1.

```
dc::remove clock latency -clock clk1 pin1
```

#### **Related Information**

Related command: dc::set\_clock\_latency on page 275

## dc::remove\_disable\_clock\_gating\_check

```
remove_disable_clock_gating_check
{pin | instance}...
```

Restores the clock gating checks inferred on the specified pins or the enable pins of the specified instances that were present before applying the set disable clock gating check command.

**Note:** This command is supported only on mapped instances and pins of mapped instances. This command is not supported on the clock pins of an instance.

**Note:** To write this constraint in the output SDC file, you must set the following variable:

```
set write_disable_and_rmdisable_cgc 1
```

#### **Options and Arguments**

instance Restores the clock gating check value(s) inferred at every single

enable pin of the specified instance.

pin Restores the clock gating check value(s) on the specified pins.

April 2010 264 Product Version 9.1

### dc::remove\_generated\_clock

```
remove_generated_clock
     {-all | clock_list}
```

Removes all the generated clock objects in the design.

### **Options and Arguments**

-all Removes all generated clock objects.

clock\_list Removes the specified list of generated clocks.

You can use wildcards to specify a list of clocks.

#### **Example**

■ The following command removes the generated clock gen clk.

```
rc:/> dc::remove_generated_clock [find / -clock gen_clk]
```

■ The following command removes all generated clocks whose name start with abc.

```
dc::remove generated clock [find / -clock abc*]
```

## dc::remove\_ideal\_net

remove ideal net net\_list

Causes the specified nets to be treated as non-ideal and allows the timing and optimization engines to optimize these nets. The command sets the ideal\_driver attribute on all the leaf-level drivers of the specified nets to false.

### **Options and Arguments**

net\_list Specifies the nets which must be treated as non-ideal.

#### **Related Information**

Related command: dc::set\_ideal\_net on page 303

Sets this attribute: <u>ideal\_driver</u>

April 2010 266 Product Version 9.1

## dc::remove\_ideal\_network

```
remove ideal network {pin | port | net}...
```

Sets the ideal\_network and ideal\_driver attributes on all the leaf-level drivers of the specified net to false.

#### **Options and Arguments**

{pin | port | net} Specifies the object to which the command applies.

#### **Related Information**

Related command: dc::set\_ideal\_network on page 304

Sets these attributes: <u>ideal\_driver</u>

ideal network

April 2010 267 Product Version 9.1

## dc::remove\_input\_delay

```
remove_input_delay
    [-clock clock] port
```

Removes the input delay on the specified port related to either the specified clock or all clocks.

**Note:** If an input delay is associated with several ports, it will not be removed.

### **Options and Arguments**

-clock *clock* Specifies the input delay relative to the specified clock.

If this option is omitted, the input delays relative to all clocks on

this port will be removed.

port Removes the input delay from the specified port.

### **Example**

rc:/designs/rct> dc::remove input delay [find / -port ena]

April 2010 268 Product Version 9.1

## dc::remove\_output\_delay

```
remove_output_delay
     [-clock clock] port
```

Removes the output delay on the specified port related to either the specified clock or all clocks.

**Note:** If an output delay is associated with several ports, it will not be removed.

### **Options and Arguments**

-clock *clock* Specifies the output delay relative to the specified clock.

If this option is omitted, the input delays relative to all clocks on

this port will be removed.

port Removes the output delay from the specified port.

April 2010 269 Product Version 9.1

### dc::set\_case\_analysis

```
set_case_analysis
    integer {port | pin}
```

Sets the <u>timing\_case\_logic\_value</u> attribute of the specified pin or port to the specified logic value when you do not perform multi-mode timing analysis.

When performing multi-mode timing analysis, this command *updates* the <a href="mailto:timing\_case\_logic\_value\_by\_mode">timing\_case\_logic\_value\_by\_mode</a> attribute of the specified pin or port with the specified logic value for the current mode. If the attribute value already contained a value for the specified mode, it will overwrite the existing value. If the attribute value did not yet contain a value for the specified mode, it will add the mode name and the corresponding logic value.

- When you use this constraint in an SDC file, the constraint will be applied to the mode specified with the -mode option of the <u>read sdc</u> command that reads in the file.
- When you want to use this constraint at the RTL Compiler prompt, make sure that the mode to which this constraint needs to be applied was previously specified using the dc::set mode command.

#### **Options and Arguments**

integerSpecifies the logic value for the specified pin or port.{port | pin}Specifies the pin or port for to which the logic value applies.

April 2010 270 Product Version 9.1

### dc::set\_clock\_gating\_check

```
set_clock_gating_check
    [-setup float] [-hold float]
    [-rise | -fall]
    [-high] [-low]
    [design | subdesign | clock | instance | pin ]...
```

Performs a setup check with respect to the edge of the clock signal that changes the state of the clock pin from controlling to non-controlling.

For AND and NAND gates, the setup check is performed with respect to the rising edge of the clock input. For OR and NOR gates, the setup check is performed with respect to the falling edge of the clock input.

If several clock gating checks are specified, the clock gating check specified on a pin has a higher priority then the clock gating check specified on an instance, followed by the clock gating check specified on a clock, a subdesign, the design.

**Note:** This command is not supported on the clock pins of an instance.

#### **Options and Arguments**

[-fall | -rise] Applies the clock gating check to the falling or the rising transition.

If neither option is specified, the clock gating check is applied to both the rising and falling transitions.

[-high | -low] Specifies the non-controlling value of the clock.

Timing analysis performs the check on the non-controlling value of the clock.

By default, the software determines the non-controlling value of the clock using information from the logic of the gate.

For OR gates the non-controlling value is low. For complex gates, such as XOR and MUX, the clock is never controlling and it does not perform checks unless you specify either the <code>-high</code> or <code>-low</code> option. The specified value takes precedence over the default values. This option can only be used with pins or instances.

April 2010 271 Product Version 9.1

Specifies the hold value. -hold float

> Note: Because the tool does not perform any minimum analysis, RTL Compiler just stores this value and writes it out when the

write sdc command is given.

design | subdesign | clock | instance | pin

Specifies the design, subdesign, clock, instance, or pin for which

you want to set the clock gating check.

If no object is specified, the clock gating check is applied to the

entire design.

Specifies the setup value. -setup float

Default: 0.0

272 Product Version 9.1 April 2010

### dc::set\_clock\_groups

Specifies the groups of clocks between which timing analysis will not be done (does a set\_false\_path between the groups of clocks) and the type of crosstalk analysis that will be performed between the clock groups.

Although RTL Compiler does not perform crosstalk analysis, it stores the options related to crosstalk analysis (-allow\_paths, -asynchronous, -logically\_exclusive, and -logically\_exclusive) and writes them out when the write\_sdc command is given to preserve the original intent.

Note: This command was added in SDC 1.7.

#### **Options and Arguments**

-allow paths Not supported by RTL Compiler.

Note: RTL Compiler writes out the option when you specify the

write sdc command.

-asynchronous Not supported by RTL Compiler.

**Note:** RTL Compiler writes out the option when you specify the

write sdc command.

-logically exclusive

Not supported by RTL Compiler.

Note: RTL Compiler writes out the option when you specify the

write sdc command.

-physically\_exclusive

Not supported by RTL Compiler.

Note: RTL Compiler writes out the option when you specify the

write sdc command.

-name *string* Specifies the name of the clock group.

-group clock list Specifies a group of clocks.

### **Example**

The following command sets a false path between clock1 and clock2, and clock1 and clock3

```
\begin{tabular}{ll} set\_clock\_groups -name cg\_group1 -logically\_exclusive -group \{clock1\} \setminus -group \{clock2 \ clock3\} \end{tabular}
```

When executing the write\_sdc command, the set\_clock\_groups command in the input SDC file is written out verbatim (including the -logically\_exclusive option which is not supported by RTL Compiler). The false path exception created by the set\_clock\_groups command is not written out.

April 2010 274 Product Version 9.1

### dc::set\_clock\_latency

```
set_clock_latency
    [-min ] [-max]
    [-rise ] [-fall]
    [-early] [-late]
    [-source] [-clock clock_list]
    latency {clock | port | pin}...
```

Specifies a clock source or network, early or late latency value of one or more clocks that propagate to the specified pin or port.

When you specify this command, it sets a pin, port or clock latency-related attribute.

#### **Options and Arguments**

| {clock   pin   port} |                                                                                                                  |  |
|----------------------|------------------------------------------------------------------------------------------------------------------|--|
|                      | Specifies the clocks, pins and ports to which the specified latency value applies.                               |  |
| -clock clock_list    | Specifies the lists of clocks to which the latency value applies.                                                |  |
|                      | If no clocks are specified, the latency value applies to all clocks that propagate to the specified pin or port. |  |
| -early               | Indicates that the specified latency value is for an early path.                                                 |  |
|                      | For setup analysis, the capture path is the early path.                                                          |  |
|                      | For hold analysis, the launch path is the early path.                                                            |  |
| -fall                | Indicates that the specified latency value applies to a fall edge.                                               |  |
| latency              | Specifies the latency value. This is a floating number.                                                          |  |
| -late                | Indicates that the specified latency value is for a late path.                                                   |  |
|                      | For setup analysis, the launch path is the late path.                                                            |  |
|                      | For hold analysis, the capture path is the late path.                                                            |  |
| -min                 | Indicates that the specified latency value applies for hold analysis and is set on an <i>early</i> attribute.    |  |
| -max                 | Indicates that the specified latency value applies for setup analysis and is set on a <i>late</i> attribute.     |  |
| -rise                | Indicates that the specified latency value applies to a rise edge.                                               |  |

April 2010 275 Product Version 9.1

-source

Indicates that the specified latency value is a source latency.

If this option is not specified, the specified latency value is considered to be a network latency.

#### **Examples**

In the following examples, the latency value specified in the SDC commands is specified in ns, while the time unit in the RTL Compiler tool is in ps.

■ The following commands specify the launch latency for hold analysis of the rise edges of all clocks propagating to port p1.

```
dc::set_clock_latency -early -min -rise 0.55 [find / -port p1]
set_attribute clock_network_early_latency \
{no_value no_value 550 no_value} [find / -port p1]
```

■ The following commands specify the capture latency for hold analysis of the rise edge of all clocks propagating to port p1.

```
dc::set_clock_latency -late -min -rise 0.59 [find / -port p1]
set_attribute clock_network_early_latency \
{590 no value no value no value} [find / -port p1]
```

The following commands specify the capture latency for setup analysis and launch latency for hold analysis for the rise edges of the clocks propagating to port p1.

```
dc::set_clock_latency -early -rise 0.65 [find / -port p1]

set_attr clock_network_early_latency {no_value no_value 650 no_value} \
[find / -port p1]

set_attr clock_network_late_latency {650 no_value no_value no_value} \
[find / -port p1]
```

■ The following commands specify the capture latency for hold analysis and launch latency for setup analysis for the rise edges of the clocks propagating to port p1.

```
dc::set_clock_latency -late -rise 0.74 [find / -port p1]
set_attr clock_network_early_latency {740 no_value no_value no_value} \
[find / -port p1]
set_attr clock_network_late_latency {no_value no_value 740 no_value} \
[find / -port p1]
```

April 2010 276 Product Version 9.1

#### **Related Information**

Related command: dc::remove\_clock\_latency on page 263

Related attributes: <u>clock\_network\_early\_latency</u>

clock network late latency
clock source early latency
clock source early latency

network early latency by clock
network late latency by clock
source early latency by clock
source late latency by clock

April 2010 277 Product Version 9.1

## dc::set\_clock\_sense

Sets the clock sense on the specified pins and ports.

Note: This command was added in SDC 1.7.

### **Options and Arguments**

| -clocks clock_list |                                                                                                                                                          |
|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
|                    | Specifies the clocks for which the clock sense must be set.                                                                                              |
|                    | If no clock is specified, the command looks at all clocks defined<br>on each of the pins and ports and changes the clock sense as<br>specified.          |
| -negative          | Specifies that the specified pins and ports are inverted sources of the clock.                                                                           |
|                    | If the pin or port is a non inverting source of the clock, the clock sense on the port is changed and it becomes an inverting source of the clock.       |
| {pin port}         | Specifies the name of the pins and ports for which the clock sense must be set.                                                                          |
| -positive          | Specifies that the specified pins and ports are sources of the clock.                                                                                    |
|                    | If the pin or port is an inverting source of the clock, the clock<br>sense on the port is changed and it becomes a non-inverting<br>source of the clock. |
| -pulse string      | Not supported by RTL Compiler.                                                                                                                           |
| -stop_propagation  | Stops the propagation of the specified clocks from the specified pins.                                                                                   |

April 2010 278 Product Version 9.1

### **Related Information**

Sets these attributes: <u>clock\_sense\_negative</u>

clock sense positive

clock sense stop propagation

propagated\_clocks

April 2010 279 Product Version 9.1

### dc::set\_clock\_skew

```
set_clock_skew
     [-minus_uncertainty] [-plus_uncertainty]
     float {clock | port}...
```

Sets the skew on the specified clocks and ports.

Skew is internally modeled as clock uncertainty.

If neither <code>-minus\_uncertainty</code> or <code>-plus\_uncertainty</code> are specified, the skew is applied for both setup and hold checks. However, only the setup value is used for timing analysis and optimization, while the hold value is stored and written out with the <code>write\_sdc</code> command.

#### **Options and Arguments**

 $\{ \verb"clock" | \verb"port" \} \qquad \text{Specifies the clocks and ports to which the specified skew value}$ 

applies.

float Specifies the skew value.

-minus uncertainty

Shifts the clock edge to the left to make the clock arrive earlier.

Used to check setup delays.

Equivalent to:

dc::set\_clock\_uncertainty -setup uncertainty
[clock[port]...

-plus uncertainty

Not supported by RTL Compiler.

Equivalent to:

dc::set\_clock\_uncertainty uncertainty [clock|port]...

#### **Example**

The following command sets the skew for clock clk1 to 0.5 time units.

```
rc:/> dc::set clock skew 0.5 [find / -clock clk1]
```

### **Related Information**

Related command: <u>dc::set\_clock\_uncertainty</u> on page 283

Sets these attributes: <a href="mailto:clock\_hold\_uncertainty">clock\_hold\_uncertainty</a>

clock setup uncertainty

## dc::set\_clock\_transition

```
set_clock_transition
     {-min | -max} {-rise | -fall} float clock_list
```

Specifies the clock transition (slew) on the specified clocks.

You can specify four slew values: the minimum rise, minimum fall, maximum rise, and maximum fall slew.

The minimum values are not used for timing analysis, but they will be written out when you excute the write sdc command.

#### **Options and Arguments**

| clock_list | Specifies the clock(s) to which the clock slew applies.           |
|------------|-------------------------------------------------------------------|
| -fall      | Indicates that the specified value is a falling transition value. |
| float      | Specifies the slew value for the specified clock(s).              |
| -max       | Indicates that the specified value is a maximum slew value.       |
| -min       | Indicates that the specified value is a minimum slew value.       |
| -rise      | Indicates that the specified value is a rising transition value.  |

April 2010 282 Product Version 9.1

### dc::set\_clock\_uncertainty

Specifies the uncertainty on the clock network. You specify either a simple or an inter-clock uncertainty.

- Simple uncertainties are defined directly on a clock, port, pin, or instance. These uncertainty values are stored in attributes.
- The inter-clock uncertainties (defined using options such as -from, -to, -rise\_from, -rise\_to) are modeled as path\_adjust exceptions. These uncertainties take precedence over the simple uncertainty values.

#### **Options and Arguments**

```
{clock | pin | port | instance}
```

Specifies the clocks, pins, ports and instances to which the specified uncertainty value applies. In case of instances, the uncertainty is applied on the input pins of the instance.

**Note:** These arguments only apply to simple uncertainties.

-clock clock\_list Specifies the clock(s) to which the uncertainty value applies.

If this option is not specified, it applies to all clocks propagating to that pin or port.

**Note:** This option only applies to simple uncertainties.

-fall | -rise Specifies to apply the uncertainty to the falling or rising edge of the capture clock pin.

If neither option is specified, the uncertainty value applies to both edges.

**Note:** These options only apply to inter-clock uncertainties.

-from clock list | -fall from clock list | -rise from clock list

Applies the uncertainty value to the specified list of launching clocks.

**Note:** These options only apply to inter-clock uncertainties.

-from edge {rise | fall | both}

Specifies the edge type of the launch clock.

**Note:** This option only applies to inter-clock uncertainties and cannot be specified with either -fall\_from or -rise\_from.

-hold | -setup Specifies that the clock uncertainty applies to hold or setup checks.

If neither option is specified, the uncertainty value applies to both checks.

**Note:** These options apply to both types of uncertainties.

-to clock list | -fall to clock list | -rise to clock list

Applies the uncertainty value to the specified list of capture clocks.

**Note:** These options only apply to inter-clock uncertainties.

-to edge {rise | fall | both}

Specifies the edge type of the capture clock.

**Note:** This option only applies to inter-clock uncertainties and cannot be specified with either -fall to or -rise to.

uncertainty Specifies the uncertainty value for the clock(s). Use a floating number.

#### **Examples**

■ The following command sets a (simple) setup uncertainty of 0.4 sdc units for all paths ending at reg1 and captured by the rising transition of all clocks propagating to reg1/CK.

```
dc::set clock uncertainty -setup -rise 0.4 [find / -pin reg1/CK]
```

■ The following command sets a (simple) setup uncertainty of 0.4 sdc units for all paths ending at reg1 and captured by the rising transition of clk1.

```
dc::set_clock_uncertainty -setup -rise -clock clk1 0.4 [find / -pin reg1/CK]
```

■ The following command sets a (inter clock) setup uncertainty of 0.5 sdc units for all paths launched by clk2 and captured by clk1.

dc::set clock uncertainty -setup -from clk2 -to clk1 0.5

#### **Related Information**

Affects this command: <a href="mailto:path\_adjust">path\_adjust</a>

Related command: <u>clock\_uncertainty</u>

Sets these attributes: <a href="mailto:clock\_hold\_uncertainty">clock\_hold\_uncertainty</a>

clock\_setup\_uncertainty

hold uncertainty by clock

setup uncertainty by clock

April 2010 285 Product Version 9.1

### dc::set data check

```
set_data_check
    [-from pin | -rise_from pin | -fall_from pin]
    [{-to | -rise_to | -fall_to} pin]
    [-setup | -hold]
    [-clock clock object] value
```

Performs a data to data check, that is, a non-sequential check used to constrain one data signal with respect to another data signal.

For setup checks the tool computes the maximum arrival time on the constrained pin (specified with the -to|-rise\_to|-fall\_to option) and checks it against the minimum arrival time on the related pin (specified with the -from|-rise\_from|-fall\_from option).

The arrival times on the related pin can depend on the clock that triggers the data event on this pin.

#### **Current Limitations**

- 1. RTL Compiler does not support data-to-data checks on top-level ports. RTL Compiler will not infer a check and this will also not be captured as part of write sdc.
- 2. RTL Compiler does not support data-to-data checks specied on pins belonging to different instances. RTL Compiler will not infer such a data check.

### **Options and Arguments**

| -clock <i>clock</i>                         | Specifies the clock that triggers the data event on the related (-from) pin.                                     |
|---------------------------------------------|------------------------------------------------------------------------------------------------------------------|
|                                             | If this option is not specified, the data check is clock independent.                                            |
| -from pin   -fall_from pin   -rise_from pin |                                                                                                                  |
|                                             | Specifies the related pin, that is, the pin with respect to which the constraint is set.                         |
|                                             | If you specify the -from option, the data check is performed against the falling and rising edge of related pin. |
| -hold                                       | Not supported by RTL Compiler.                                                                                   |
| -setup                                      | Applies the data check for setup analysis.                                                                       |
|                                             |                                                                                                                  |

April 2010 286 Product Version 9.1

-to pin | -fall to pin | -rise to pin

Specifies the constrained pin, that is, the pin to which the constraint applies.

If you specify the -to option, the data check is performed on the falling and rising edge of specified pin.

value

Specifies the data check value in the time units specified with the set\_time\_unit command.. Use a floating number.

#### **Example**

#### Consider the following module:

```
module top (in1,in2,c1,c2,c3,out);
   input in1,in2,c1,c2,c3;
   output out;
   fflopd inst1 (.D(in1),.CK(c1),.Q(w1));
   fflopd inst2 (.D(in2),.CK(c2),.Q(w2b));
   buf1 b1 (.A(w2b),.Y(w2b1));
   buf1 b2 (.A(w2b1),.Y(w2b2));
   buf1 b3 (.A(w2b2),.Y(w2b3));
   buf1 b4 (.A(w2b3),.Y(w2b4));
   buf1 b5 (.A(w2b4),.Y(w2b5));
   buf1 b6 (.A(w2b5),.Y(w2b6));
   buf1 b7 (.A(w2b6),.Y(w2b7));
   nand2 inst3 (.A(w1),.B(w2b7),.Y(w3));
   fflopd inst4 (.D(w3),.CK(c3),.Q(out));
endmodule
```

The following command specifies a setup check between pins B and A of instance inst3 and verifies that the arrival time on A is less than the specified value (0.9 time units):

```
dc::set_data_check -setup -from inst3/B -to inst3/A 0.9
```

#### **Related Information**

Related command: dc::set\_time\_unit on page 345

### dc::set\_disable\_clock\_gating\_check

Disables the clock gating check inferred on the specified pins or the enable pins of the specified instance.

**Note:** This command is supported only on mapped instances and pins of mapped instances. This command is not supported on the clock pins of an instance.

**Note:** To write this constraint in the output SDC file, you must set the following variable:

```
set write disable and rmdisable cgc 1
```

#### **Options and Arguments**

instance Disables all clock gating checks inferred at every single enable

pin of the specified instance.

To restore the clock gating check on an instance, use:

dc::remove\_disable\_clock\_gating\_check instance

*pin* Specifies the pin on which to apply the command.

If the pin is the enable pin of a clock gate, all clock gating checks inferred at the enable pin are disabled and the timing path is not

broken at this pin.

To restore the clock gating check on a pin, use:

dc::remove\_disable\_clock\_gating\_check pin

April 2010 288 Product Version 9.1

### dc::set\_dont\_touch

```
set_dont_touch
      {design | subdesign | instance | net | libcell} ...
```

Preserves the specified object(s). Sets the preserve attribute to true on the specified object.

This command does not work on unmapped or unresolved objects.

For net objects, the preserve attribute is only set on the specified net, and not on all the segments of the physical net (if the net traverses many hierarchies). To preserve the entire *hierarchical* net, set the sdc set dont touch physical net variable to 1.

#### **Options and Arguments**

```
{design | subdesign | instance | net | libcell}
```

Specifies the object(s) that you want to preserve.

#### dc::set\_dont\_touch\_network

```
set_dont_touch_network
     [-no_propagate]
     {clock | port | pin}...
```

Preserves the nets and combination logic fanning out from a particular port or pin. If a clock object is specified, the nets and combinational logic fanning out from the clock sources are preserved.

### **Options and Arguments**

{clock | port | pin}

Specifies the objects to be preserved.

-no\_propagate

Preserves all the nets driven by the specified pin up to the first

leaf-cell-input (combinational or sequential).

If this option is omitted, preserving stops at the first sequential

cell in the network.

### **Example**

The following command preserves all nets and combinational logic fanning out of port in, till the first sequential cell is encountered in each fanout path.

```
dc::set dont touch network [find / -port in]
```

#### **Related Information**

Sets this attribute: <u>preserve</u>

#### dc::set\_dont\_use

```
set_dont_use
    libcell list [true | TRUE | false | FALSE]
```

Indicates whether the specified library cell(s) should be avoided by the technology mapper. Sets the avoid attribute on the specified cells to the specified value.

#### **Options and Arguments**

Specifies whether the library cell(s) should be avoided.

- true or TRUE indicates that the cell(s) should be avoided.
- false or FALSE indicates that the cell can be used by the mapper.

```
Default: {true | TRUE}
```

#### **Examples**

■ The following two SDC commands result in the avoid attribute being set to true on the inv1 cell.

```
dc::set_dont_use inv1
dc::set dont use inv1 true
```

■ The following SDC command results in the avoid attribute being set to false on the inv1 cell.

```
dc::set dont use inv1 false
```

### dc::set\_drive

```
set_drive
    [-rise] [-fall]
    [-min] [-max]
    resistance port list
```

Specifies the resistance of the external driver in kilohms for a minimum rise, minimum fall, maximum rise, and maximum fall transition. The resolution is 1/1000. RTL Compiler ignores (does not use) the minimum values but the they can be passed to downstream tools through write sdc.

As a result, the tool sets the <code>external\_resistance</code> attribute on the specified ports and removes the external driver (sets the <code>external\_driver</code> attribute to NULL) on the specified ports.

#### **Options and Arguments**

| -fall      | Indicates that the specified resistance value applies to a fall transition. |
|------------|-----------------------------------------------------------------------------|
| -min       | Indicates that the specified resistance value applies for hold analysis.    |
| -max       | Indicates that the specified resistance value applies for setup analysis.   |
| port_list  | Specifies the lists of ports to which the resistance value applies.         |
| resistance | Specifies the external resistance value. This is a floating number.         |
| -rise      | Indicates that the specified resistance value applies to a rise transition. |

#### **Examples**

■ The following command sets the resistance for the minimum and maximum rise and fall transitions of the external driver of port in to 0.560.

```
rc:/> dc::set_drive 0.56 [find / -port in]
rc:/> get_attr external_resistance [find / -port in]
0.560 0.560 0.560 0.560
```

■ The following commands set the resistance for the minimum rise and maximum rise transition of the external driver of port fS\_opb[1], respectively to 0.560 and 0.280.

```
rc:/designs/cpu_top/> dc::set_drive 0.56 [find / -port S_opb[1]] -min -ris
rc:/designs/cpu_top/> get_attr external_resistance [find / -port S_opb[1]]
0.560 no_value no_value no_value
rc:/designs/cpu_top/> dc::set_drive 0.28 [find / -port S_opb[1]] -max -ris
rc:/designs/cpu_top/> get_attr external_resistance [find / -port S_opb[1]]
0.560 no_value 0.280 no_value
```

#### **Related Information**

Related attributes: <u>external resistance</u>

external\_driver

April 2010 293 Product Version 9.1

## dc::set\_driving\_cell

```
set_driving_cell
    {-cell | -lib_cell} cell [-library library]
    [-from_pin pin] [-pin pin]
    [-input_transition_rise float]
    [-input_transition_fall float]
    [-rise] [-fall] [-max | -min]
    [-multiply_by integer] [-no_design_rule]
    [-dont_scale]
    [-clock clock list] [-clock fall] port list
```

Specifies the libcell that drives the specified ports.

### **Options and Arguments**

| -cell <i>cell</i>            | Specifies the name of the libcell used to drive the port.                                                                                                          |
|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| -clock                       | Not supported by RTL Compiler.                                                                                                                                     |
| -clock_fall                  | Not supported by RTL Compiler.                                                                                                                                     |
| -dont_scale                  | Not supported by RTL Compiler.                                                                                                                                     |
| -fall                        | Indicates that the information applies only to a falling transition on the ports.                                                                                  |
|                              | By default, if both the <code>-fall</code> and <code>-rise</code> options are omitted, the information applies to the rising and falling transitions on the ports. |
| float                        | Specifies the transition time for the specified port(s).                                                                                                           |
| -from_pin pin                | Specifies an input pin on the specified cell. The command uses the drive of the timing arc from this pin to the pin specified with the $-pin$ option.              |
|                              | If this option is omitted, the transition on $\mbox{-pin}$ is assumed to be 0.                                                                                     |
| -input_transition_fall float |                                                                                                                                                                    |
|                              | Specifies the input falling transition time associated with the -from_pin option.                                                                                  |
|                              | Default: 0                                                                                                                                                         |

April 2010 294 Product Version 9.1

-input transition rise float

Specifies the input rising transition time associated with the -from pin option.

Default: 0

-lib cell cell Specifies the name of the libcell used to drive the port.

-library library Specifies the name of the library to which the libcell belongs.

If this option is omitted, the command searches in all available

libraries.

-max Indicates that the driver cell information applies to setup

analysis.

By default, if both the -max and -min options are omitted, the

information applies to setup analysis.

-min Not supported by RTL Compiler.

-multiply by integer

Specifies the total number of external drivers. The number of additional external drivers is the specified number minus 1 and

this value will be set on the

external non tristate drivers port attribute.

Default: 1

-no design rule Indicates to ignore the design rule violations seen by the

external driver pin.

-pin pin Specifies the output pin of the libcell which will be used to drive

the port.

If this option is omitted, the command chooses an output pin at

random.

port list Specifies the port(s) to which the external driver applies.

-rise Indicates that the information applies only to a rising transition

on the ports.

By default, if both the -fall and -rise options are omitted, the information applies to the rising and falling transitions on the

ports.

April 2010 295 Product Version 9.1

### **Example**

The following command specifies nand2 as driving cell for port a/foo[3]. The from\_pin A of the nand2 libcell has a rising input transition time of 0.1.

dc::set\_driving\_cell -lib\_cell nand2 -from\_pin A -input\_transition\_rise 0.10
[dc::get\_ports {a/foo[3]}]

#### **Related Information**

Related attribute: <u>external\_non\_tristate\_drivers</u>

April 2010 296 Product Version 9.1

### dc::set\_equal

```
set_equal
     port port
```

Declares the two specified ports to be logically equivalent.

**Note:** The command does not work on output ports and ports with multidriven nets.

#### Example

The following command declares ports in and in1 as logically equivalent.

```
rc:/> dc::set_equal [find / -port in] [find / -port in1]
```

### dc::set\_false\_path

Applies a false path constraint to all selected paths.

**Note:** This command is similar to the native path disable command.

#### **Options and Arguments**

```
-exception name name
```

Specifies the name of the timing exception you want to create.

```
Default: dis n
```

-fall

Limits the path selection to those paths who have a falling edge at the end points.

```
-fall from {port | pin | clock | instance}
```

Selects all paths whose signals have a falling edge at the specified start points. The start points can be input ports of your design, clock pins of flip-flops, clock objects, instances, or a combination of these. Specify a Tcl list.

```
-fall through {port | pin | instance | net}
```

Selects all paths whose signals have a falling edge on the specified through points. The through points can be ports of your design, hierarchical pins, pins on a sequential/mapped combinational cells, or sequential/mapped combinational instances or nets. Specify a Tcl list.

April 2010 298 Product Version 9.1

-fall to {port | pin | clock | instance}

Selects all paths whose signals have a falling edge at the specified end points. The end points can be output ports of your design, clock pins of flip-flops, clock objects, instances, or a combination of these. Specify a Tcl list.

-from {port | pin | clock | instance}

Selects all paths that start from the specified start points. The start points can be input ports of your design, clock pins of flip-flops, clock objects, instances, or a combination of these. Specify a Tcl list.

-hold Not supported by RTL Compiler.

> Note: Although the tool does not perform any hold analysis, RTL Compiler does write out this constraint when the write sdc command is given.

-rise Limits the path selection to those paths who have a rising edge at the end points.

-rise from {port | pin | clock | instance}

Selects all paths whose signals have a rising edge at the specified start points. The start points can be input ports of your design, clock pins of flip-flops, clock objects, instances, or a combination of these. Specify a Tcl list.

-rise through {port | pin | instance | net}

Selects all paths whose signals have a rising edge on the specified through points. The through points can be ports of your design, hierarchical pins, pins on a sequential/mapped combinational cells, or sequential/mapped combinational instances or nets. Specify a Tcl list.

-rise to {port | pin | clock | instance}

Selects all paths whose signals have a rising edge on the specified end points. The end points can be output ports of your design, clock pins of flip-flops, clock objects, instances, or a combination of these. Specify a Tcl list.

Applies the false path constraint for setup analysis only.

April 2010 299 **Product Version 9.1** 

-setup

```
-through {port | pin | instance | net}
```

Selects all paths that traverse through the specified points. The points to traverse can be ports of your design, hierarchical pins, pins on a sequential/mapped combinational cells, or sequential/mapped combinational instances or nets. Specify a Tcl list.

```
-to {port | pin | clock | instance}
```

Selects all paths that end at the specified end points. The end points can be output ports of your design, clock pins of flip-flops, clock objects, instances, or a combination of these. Specify a Tcl list.

#### **Examples**

■ The following command applies a false path (disables the path for timing analysis) to all paths between inst1/CK and inst2/D.

```
dc::set false path -from inst1/CK -to inst2/D
```

■ The following command applies a false path (disables the path for timing analysis) through all paths that go through inst1/A.

```
dc::set false path through inst1/A
```

## dc::set\_fanout\_load

```
set fanout load float port_list
```

Specifies the load that the port(s) see outside the design.

This command sets the <code>external\_fanout\_load</code> attribute on the specified output and inout ports.

#### **Options and Arguments**

float Specifies the external load.

port list Specifies the ports to which the external load applies.

#### **Example**

The following command specifies an external load of 45.6 for port out.

```
rc:/> dc::set_fanout_load 45.6 [find / -port out]
rc:/> get_attr external_fanout_load [find / -port out]
45.600
```

#### **Related Information**

Sets this attribute: <u>external fanout load</u>

### dc::set\_hierarchy\_separator

Specifies the hierarchy delimiter character used in the SDC file.

### **Options and Arguments**

character Specifies the hierarchy delimiter character.

Default: /

#### **Example**

In the following example the hierarchy delimiter is set to #. The next command returns the full path to the instances that match the specified pattern inst10#inst1. Only one instance is returned in this case.

```
dc::set_hierarchy_separator #
dc::get_cells inst10#inst1
/designs/top/instances_hier/inst10/instances_comb/inst1
```

### dc::set\_ideal\_net

```
set ideal net net_list
```

Causes the specified nets to be treated as ideal and prevents the timing and optimization engines from optimizing these nets. The command sets the ideal\_driver attribute on the leaf-level drivers of the specified nets to true.

#### **Options and Arguments**

net list

Specifies the nets which must be treated as ideal nets.

#### **Example**

dc::set\_ideal\_net opa\_5[1] opa\_5[2]

#### **Related Information**

Related command: dc::remove\_ideal\_net on page 266

Sets this attribute: <u>ideal\_driver</u>

## dc::set\_ideal\_network

```
set ideal network {pin | port | net}... [-no propagate]
```

Sets the ideal\_network attribute on all leaf-level drivers of the specified object to true.

### **Options and Arguments**

{pin | port | net}

Specifies the object to which the command applies.

-no propagate Only sets the ideal driver attribute on the leaf-level drivers

of the specified object to true. This way only the electrically

connected nets are idealized.

#### **Related Information**

Related command: <u>dc::remove\_ideal\_network</u> on page 267

Sets this attribute: <u>ideal\_driver</u>

ideal network

April 2010 304 Product Version 9.1

### dc::set\_input\_delay

Constrains input and inout ports, port busses, and pins (that are valid startpoints) within the design relative to a clock edge. Calls the native external delay command.

If you omit both the -min and -max options, the delay is assumed to apply for both setup and hold analysis.

If you omit both the -rise and -fall options, the delay applies for both the rising and falling edges of the input signal.

**Note:** This command sets the external delays attribute on the specified pins or ports.

### **Options and Arguments**

| -add_delay   | Specifies to add the specified input delay information for the specified pins or ports.                                                               |
|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
|              | Use this option to capture the delay information if multiple paths lead to an input pin or port that are relative to different clocks or clock edges. |
|              | If you omit this option, the specified delay information overwrites all existing input delays for the specified pins or ports.                        |
| -clock clock | Specifies the reference clock. The input delay is defined relative to this clock.                                                                     |
|              | If no clocks are specified, the input delay is relative to all clocks.                                                                                |
| -clock_fall  | Specifies to use the falling edge of the reference clock as reference edge.                                                                           |
|              | Default: -clock_rise                                                                                                                                  |

April 2010 305 Product Version 9.1

Specifies to use the rising edge of the reference clock as -clock rise

reference edge.

Default: -clock rise

Specifies the input delay value. This is a floating number. delay

Specifies that the delay is measured with respect to the falling -fall

edge of the input signal.

-level sensitive Specifies that the constraint comes from a level-sensitive latch.

By default, the constraint comes from an edge-triggered flip-flop.

Indicates that the specified delay applies for setup analysis. -max

Indicates that the specified delay applies for hold analysis. Hold -min

analysis is not supported by RTL Compiler, but the value is

written out with write sdc.

Associates a name with the specified timing constraint. -name name

-network latency included

Specifies that the input delay includes the clock network latency values. This implies that the tool does not need to consider the clock network latency values when optiming this path.

Sets the clock network latency included attribute to true.

{port | pin | port bus}

Specifies the input and inout pins, ports, and port buses to

which the specified input delay value applies.

Specifies that the delay is measured with respect to the rising -rise

edge of the input signal.

-source latency included

Specifies that the input delay includes the clock source latency values. This implies that the tool does not need to consider the

clock source latency values when optiming this path.

Sets the clock source latency included attribute to true.

April 2010 306 **Product Version 9.1** 

### **Example**

The following commands set an input delay on input port en with respect to clocks clk1 and clk2. The example shows the effect of using the -add\_delay option. When the second set\_input\_delay is specified without the -add\_delay option, the first input delay is removed. However, when the third set\_input\_delay is specified with the -add\_delay option, the delay information is stored.

#### **Related Information**

Sets these attributes: <u>clock\_network\_latency\_included</u>

clock source latency included

external delays

April 2010 307 Product Version 9.1

### dc::set\_input\_transition

```
set_input_transition
    {-min | -max} {-rise | -fall}
    [-clock_fall] [-clock clock_list]
    float port list
```

Sets a specific transition time (slew) on the specified input and inout ports. You can specify the minimum rise, minimum fall, maximum rise, or maximum fall slew.

Sets the fixed\_slew attribute and removes the value from the the external\_driver attribute on the specified ports.

The minimum values are not used for timing analysis, but they will be written out when you excute the write sdc command.

#### **Options and Arguments**

| -clock      | Not supported by RTL Compiler.                                    |
|-------------|-------------------------------------------------------------------|
| -clock_fall | Not supported by RTL Compiler.                                    |
| -fall       | Indicates that the specified value is a falling transition value. |
| float       | Specifies the transition time for the specified port(s).          |
| -max        | Indicates that the specified value is a maximum transition value. |
| -min        | Indicates that the specified value is a minimum transition value. |
| port_list   | Specifies the port(s) to which the transition time applies.       |
| -rise       | Indicates that the specified value is a rising transition value.  |

### **Example**

The following command sets the minimum rise slew for input port in to 0.6.

```
rc:/> dc::set_input_transition -rise -min 0.6 /designs/top/ports_in/in
rc:/> get_attr fixed_slew /designs/top/ports_in/in
600.0 no value no value no value
```

April 2010 308 Product Version 9.1

### **Related Information**

Sets these attributes: <u>external\_driver</u>

fixed slew

### dc::set\_lib\_pin

Sets the max\_fanout, max\_transition and max\_capacitance attributes on the specified libpin.

#### **Options and Arguments**

```
-max capacitance float
```

Specifies the maximum capacitive load that can be driven by the specified libcell pins.

-max fanout integer

Specifies the maximum fanout that can be driven by the specified libcell pins.

-max transition float

Specifies the maximum transition time on the specified libcell

pins

1ibpin list Specifies the libcell pins to which the specified constraints apply.

#### **Example**

The following command specifies that the maximum fanout that can be driven by pin Y of libcell nand2 is 10.

```
rc:/> dc::set lib pin -max fanout 10 nand2/Y
```

#### **Related Information**

Sets these attributes: <u>max\_capacitance</u>

max\_fanout

max\_transition

## dc::set\_load

Sets the capacitance to the specified value on the ports and nets in the design.

If you omit both the -min and -max options, the capacitance applies for both setup and hold analysis.

### **Options and Arguments**

| capacitance             | Specifies the capacitance. This is a floating number.                                                                                                                             |  |
|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| -max                    | Indicates that the capacitance applies for setup analysis.                                                                                                                        |  |
| -min                    | Indicates that the capacitance applies for hold analysis. Hold analysis is not supported by RTL Compiler, but the value is written out with write_sdc.                            |  |
| -pin_load               | Specifies the load of pins connected to this port. Sets the external_pin_cap attribute on the port. This option applies only to ports.                                            |  |
| {port   net   port_bus} |                                                                                                                                                                                   |  |
|                         | Specifies the port, net, or port_bus objects to which the specified capacitance applies.                                                                                          |  |
| -subtract_pin_load      |                                                                                                                                                                                   |  |
|                         | Subtracts the capacitance of the pins connected to the net of the port from the specified capacitance value before it applies it to the ports. This option applies only to ports. |  |
| -wire_load              | Specifies the load of the wire connected to this port. Sets the external_wire_cap attribute on the port. This option applies only to ports.                                       |  |

April 2010 311 Product Version 9.1

### **Related Information**

Sets these attributes: <u>external\_pin\_cap</u>

external wire cap

### dc::set\_load\_unit

```
set_load_unit
     {-picofarads | -femtofarads } [float]
```

Specifies the load unit used inside the SDC file or as part of the dc:: command.

**Note:** Although supported by the read sdc command, it is *not* an official SDC command.

#### **Options and Arguments**

| float | Indicates the number that any load value in subsequent SDC    |
|-------|---------------------------------------------------------------|
|       | a a carrier and a laborated by a manufation than the children |

commands should be multiplied with.

-femtofarads Indicates that the load values are specified in femto farads.

-picofarads Indicates that the load values are specified in pico farads.

### **Examples**

The following command indicates that each load unit in the SDC file equals 5 femtofarads.

```
dc::set load unit -femtofarads 5
```

## dc::set\_logic\_dc

```
set_logic_dc
     {pin | port} ...
```

If the specified object is an output port or an input pin, connects the object to constant 0.

If the specified object is an input port or an output pin, connects the loads of these objects to constant 0.

**Note:** This command does not work on pins or ports with multi-driver nets.

#### **Options and Arguments**

*pin* Specifies the name of the pin(s) to which the command applies.

port Specifies the name of the port(s) to which the command applies.

April 2010 314 Product Version 9.1

## dc::set\_logic\_one

```
set_logic_one
    {pin | port} ...
```

If the specified object is an output port or an input pin, connects the object to constant 1.

If the specified object is an input port or an output pin, connects the loads of these objects to constant 1.

**Note:** This command does not work on pins or ports with multi-driver nets.

#### **Options and Arguments**

*pin* Specifies the name of the pin(s) to which the command applies.

port Specifies the name of the port(s) to which the command applies.

April 2010 315 Product Version 9.1

### dc::set\_logic\_zero

```
set_logic_zero
     {pin | port} ...
```

If the specified object is an output port or an input pin, connects the object to constant 0.

If the specified object is an input port or an output pin, connects the loads of these objects to constant 0.

**Note:** This command does not work on pins or ports with multi-driver nets.

#### **Options and Arguments**

pin Specifies the name of the pin(s) to which the command applies.

port Specifies the name of the port(s) to which the command applies.

April 2010 316 Product Version 9.1

### dc::set\_max\_capacitance

```
set_max_capacitance
    float {design | port}...
```

Specifies the maximum capacitance that can be driven by all ports in the specified design(s) or that can be driven by the specified ports.

Sets the max\_capacitance attribute on the specified design(s) or port(s).

#### **Options and Arguments**

design Specifies the name of the design to which the maximum

capacitance design rule constraint applies.

float Specifies the maximum capacitance value.

port Specifies the names of the ports to which the maximum

capacitance design rule constraint applies.

### **Example**

The following command constrains the maximum capacitance that can be driven by port in port 1 to 0.5.

```
dc::set max capacitance 0.5 [dc::get ports in port 1]
```

### dc::set\_max\_delay

Specifies the maximum delay that the selected paths can have.

**Note:** This command is similar to the native path delay command.

#### **Options and Arguments**

```
-exception name name
```

Specifies the name of the timing exception you want to create.

```
Default: del n
```

-fall

Limits the path selection to those paths who have a falling edge at the end points.

```
-fall from {port | pin | clock | instance}
```

Selects all paths whose signals have a falling edge at the specified start points. The start points can be input ports of your design, clock pins of flip-flops, clock objects, instances, or a combination of these. Specify a Tcl list.

```
-fall through {port | pin | instance | net}
```

Selects all paths whose signals have a falling edge on the specified through points. The through points can be ports of your design, hierarchical pins, pins on a sequential/mapped combinational cells, or sequential/mapped combinational instances or nets. Specify a Tcl list.

April 2010 318 Product Version 9.1

-fall to {port | pin | clock | instance}

Selects all paths whose signals have a falling edge at the specified end points. The end points can be output ports of your design, clock pins of flip-flops, clock objects, instances, or a combination of these. Specify a Tcl list.

float

Specifies the maximum delay value.

-from {port | pin | clock | instance}

Selects all paths that start from the specified start points. The start points can be input ports of your design, clock pins of flip-flops, clock objects, instances, or a combination of these. Specify a Tcl list.

-hold

Not supported by RTL Compiler.

**Note:** Although the tool does not perform any hold analysis, RTL Compiler does write out this constraint when the write\_sdc command is given.

-rise

Limits the path selection to those paths who have a rising edge at the end points.

-rise from {port | pin | clock | instance}

Selects all paths whose signals have a rising edge at the specified start points. The start points can be input ports of your design, clock pins of flip-flops, clock objects, instances, or a combination of these. Specify a Tcl list.

-rise through {port | pin | instance | net}

Selects all paths whose signals have a rising edge on the specified through points. The through points can be ports of your design, hierarchical pins, pins on a sequential/mapped combinational cells, or sequential/mapped combinational instances or nets. Specify a Tcl list.

-rise to {port | pin | clock | instance}

Selects all paths whose signals have a rising edge on the specified end points. The end points can be output ports of your design, clock pins of flip-flops, clock objects, instances, or a combination of these. Specify a Tcl list.

-setup Applies the maximum delay constraint for setup analysis.

April 2010 319 Product Version 9.1

-through {port | pin | instance | net}

Selects all paths that traverse through the specified points. The points to traverse can be ports of your design, hierarchical pins, pins on a sequential/mapped combinational cells, or sequential/mapped combinational instances or nets. Specify a Tcl list.

-to {port | pin | clock | instance}

Selects all paths that end at the specified end points. The end points can be output ports of your design, clock pins of flip-flops, clock objects, instances, or a combination of these. Specify a Tcl list.

#### **Example**

The following command specifies a maximum delay of 10 time units to the path that starts from inst1/CK and ends at inst2/D.

dc::set max delay -from inst1/CK -to inst2/D 10

April 2010 320 Product Version 9.1

## dc::set\_max\_dynamic\_power

```
set_max_dynamic_power
    float unit [design]
```

Specifies the maximum dynamic power constraint for the design.

### **Options and Arguments**

design Specifies the name of the design to which the constraint applies.

float Specifies the maximum dynamic power value.

unit Specifies the power units. Following units can be specified: pW,

nW, and uW.

#### **Example**

The following command sets the maximum dynamic power constraint to 0.5 pW.

dc::set max dynamic power 0.5pW

#### **Related Information**

Sets this attribute: <u>max\_dynamic\_power</u>

Related command: dc::set\_max\_leakage\_power on page 323

### dc::set\_max\_fanout

```
set_max_fanout
    integer {design | port}...
```

Specifies the maximum fanout that can be driven by all input ports in the specified design(s) or that can be driven by the specified input ports.

Sets the max fanout attribute on the specified design(s) or port(s).

#### **Options and Arguments**

design Specifies the name of the design to which the maximum fanout

design rule constraint applies.

integer Specifies the maximum fanout value.

port Specifies the names of the input ports to which the maximum

fanout design rule constraint applies.

### **Example**

The following command constrains the maximum fanout that can be driven by port in port 1 to 2.

```
dc::set_max_fanout 2 [dc::get_ports in_port_1]
```

### dc::set\_max\_leakage\_power

```
set_max_leakage_power
    float unit [design]
```

Specifies the maximum leakage power constraint for the design.

### **Options and Arguments**

design Specifies the name of the design to which the constraint applies.

float Specifies the maximum leakage power value.

unit Specifies the power units. Following units can be specified: pW,

nW, and uW.

#### **Example**

The following command sets the maximum leakage power constraint to 4pW.

```
rc:/> dc::set_max_leakage_power 4pW
rc:/> get_attribute max_leakage_power /designs/top
0.004
rc:/> get_attribute lp_power_unit /
```

#### **Related Information**

Sets this attribute: <u>max\_leakage\_power</u>

Related command: dc::set max dynamic power on page 321

#### dc::set\_max\_time\_borrow

```
set_max_time_borrow
    float [clock | instance | pin | port ]...
```

Specifies the maximum amount of time that can be borrowed from the next clock cycle.

Sets the latch max borrow attribute.



If the latch\_borrow attribute has already been set on the specified object then the setting from this command is ignored.

#### **Options and Arguments**

{clock | instance | pin | port}

Specifies the object(s) to which the borrow value applies.

You can set the borrow value for latch instances, clocks, latch enable pins, data pins and top-level ports.

If the command is set on multiple objects that overlap each other, for example a latch instance and its data pin, the minimum value will be taken.

float

Specifies the borrow value to be applied.

### Example

The following command sets a maximum borrow time of 0.5 for all latches clocked by clk1.

```
rc:/> dc::set max time borrow 0.5 [find / -clock clk1]
```

#### Related Information

Sets this attribute: <u>latch max borrow</u>

### dc::set\_max\_transition

```
set_max_transition
     [-clock_path string] [-data_path string]
     [-rise] [-fall] float [design | port]...
```

Specifies the maximum transition design rule for the specified design or port list.

### **Options and Arguments**

| -clock_path | Not supported by RTL Compiler.                                                                                                       |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------|
| -data_path  | Not supported by RTL Compiler.                                                                                                       |
| design      | Specifies the name of the design to which the maximum transition design rule constraint applies.                                     |
| -fall       | Not supported by RTL Compiler.                                                                                                       |
| float       | Specifies the maximum transition.                                                                                                    |
|             | <b>Note:</b> The units are either the units set with the set_time_unit command or the units of the first technology library read in. |
| -rise       | Not supported by RTL Compiler.                                                                                                       |
| port        | Specifies the names of the input ports to which the maximum transition design rule constraint applies.                               |

### **Example**

The following command sets the maximum transition on the design to 4.

```
rc:/designs/rct> dc::set_max_transition 4
rc:/designs/rct> get_attr max_transition
4000.0
```

In this example, the time unit that applied when the command was given was nanoseconds, while in the tool the value is stored in picoseconds.

April 2010 325 Product Version 9.1

### **Related Information**

Sets these attributes: (design) max\_transition

(port) max transition

### dc::set\_min\_delay

Constrains the specified timing paths by the given delay value for hold analysis. This value is not used for timing analysis by RTL Compiler. But it will be written out using write sdc.

### **Options and Arguments**

| -exception_name                                                                                                                                                                                                                          | Specifies the name of the timing exception you want to create.                      |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|--|
|                                                                                                                                                                                                                                          | Default: del_n                                                                      |  |
| -fall                                                                                                                                                                                                                                    | Limits the path selection to those paths who have a falling edge at the end points. |  |
| -fall_from {port   pin   clock   instance}                                                                                                                                                                                               |                                                                                     |  |
| Selects all paths whose signals have a falling edge at the specified start points. The start points can be input ports of you design, clock pins of flip-flops, clock objects, instances, or a combination of these. Specify a Tcl list. |                                                                                     |  |
| -fall_through {port                                                                                                                                                                                                                      | :  pin   instance   net}                                                            |  |

Selects all paths whose signals have a falling edge on the specified through points. The through points can be ports of your design, hierarchical pins, pins on a sequential/mapped combinational cells, or sequential/mapped combinational instances or nets. Specify a Tcl list.

April 2010 327 Product Version 9.1

-fall to {port | pin | clock | instance}

Selects all paths whose signals have a falling edge at the specified end points. The end points can be output ports of your design, clock pins of flip-flops, clock objects, instances, or a combination of these. Specify a Tcl list.

float

Specifies the the delay constraint value, in picoseconds, by which the path has to be constrained for hold analysis.

-from {port | pin | clock | instance}

Selects all paths that start from the specified start points. The start points can be input ports of your design, clock pins of flip-flops, clock objects, instances, or a combination of these. Specify a Tcl list.

-rise

Limits the path selection to those paths who have a rising edge at the path end points.

-rise\_from {port | pin | clock | instance}

Selects all paths whose signals have a rising edge at the specified start points. The start points can be input ports of your design, clock pins of flip-flops, clock objects, instances, or a combination of these. Specify a Tcl list.

-rise through {port | pin | instance | net}

Selects all paths whose signals have a rising edge on the specified through points. The through points can be ports of your design, hierarchical pins, pins on a sequential/mapped combinational cells, or sequential/mapped combinational instances or nets. Specify a Tcl list.

-rise to {port | pin | clock | instance}

Selects all paths whose signals have a rising edge on the specified end points. The end points can be output ports of your design, clock pins of flip-flops, clock objects, instances, or a combination of these. Specify a Tcl list of end points.

-through {port | pin | instance | net}

Selects all paths that traverse through the specified points. The points to traverse can be ports of your design, hierarchical pins, pins on a sequential/mapped combinational cells, or sequential/mapped combinational instances or nets. Specify a Tcl list.

April 2010 328 Product Version 9.1

```
-to {port | pin | clock | instance}
```

Selects all paths that end at the specified end points. The end points can be output ports of your design, clock pins of flip-flops, clock objects, instances, or a combination of these. Specify a Tcl list of end points.

### **Example**

The following command constrains the specified timing paths from port in by 0.6 time units for hold analysis.

```
rc:/> dc::set_min_delay -from [find / -port in] 0.6
/designs/topmost/timing/exceptions/path delays/del 2
```

April 2010 329 Product Version 9.1

### dc::set\_mode

Specifies the mode to which subsequent constraints—entered *interactively* at the RTL Compiler prompt—must be applied.

Once this command is set, all constraints that need a mode specification will apply the constraint to the specified mode.

Note: You do not need to explicitly set dc::set mode before each constraint.



When reading in the SDC file using the  $\underline{read\_sdc}$  command, use the -mode option to specify the mode to which all the constraints in the SDC file must be applied.

### **Options and Arguments**

mode

Specifies the mode to which subsequent constraints must be applied.

### dc::set\_multicycle\_path

Creates a timing exception object that overrides the default clock edge relationship for paths that meet the path selection criteria. Multicycle paths are timing paths that require more than one clock period for execution. By default, all paths are considered as one cycle paths for setup analysis.

**Note:** This command is similar to the native multi\_cycle command.

### **Options and Arguments**

-end

Specifies whether the multi-cycle path constraint must be applied relative to the ending clock edge for the path.

If neither the -start or -end options are specified, the constraint applies to the ending clock edge of the path. If both options are specified, the constraint applies to the starting clock edge of the path.

-exception name name

Specifies the name of the timing exception you want to create.

Default: mc n

-fall

Limits the path selection to those paths who have a falling edge at the end points.

April 2010 331 Product Version 9.1

-fall from {port | pin | clock | instance}

Selects all paths whose signals have a falling edge at the specified start points. The start points can be input ports of your design, clock pins of flip-flops, clock objects, instances, or a combination of these. Specify a Tcl list.

-fall through {port | pin | instance | net}

Selects all paths whose signals have a falling edge on the specified through points. The through points can be ports of your design, hierarchical pins, pins on a sequential/mapped combinational cells, or sequential/mapped combinational instances or nets. Specify a Tcl list.

-fall to {port | pin | clock | instance}

Selects all paths whose signals have a falling edge at the specified end points. The end points can be output ports of your design, clock pins of flip-flops, clock objects, instances, or a combination of these. Specify a Tcl list.

Specifies the number of cycles allowed for the path. float

-from {port | pin | clock | instance}

Selects all paths that start from the specified start points. The start points can be input ports of your design, clock pins of flip-flops, clock objects, instances, or a combination of these. Specify a Tcl list.

Not supported by RTL Compiler. -hold

> Note: Although the tool does not perform any hold analysis, RTL Compiler does write out this constraint when the write sdc command is given.

Default: setup

Limits the path selection to those paths who have a rising edge at the path end points.

-rise\_from {port | pin | clock | instance}

Selects all paths whose signals have a rising edge at the specified start points. The start points can be input ports of your design, clock pins of flip-flops, clock objects, instances, or a combination of these. Specify a Tcl list.

-rise

April 2010

-rise through {port |pin | instance | net}

Selects all paths whose signals have a rising edge on the specified through points. The through points can be ports of your design, hierarchical pins, pins on a sequential/mapped combinational cells, or sequential/mapped combinational instances or nets. Specify a Tcl list.

-rise to {port | pin | clock | instance}

Selects all paths whose signals have a rising edge on the specified end points. The end points can be output ports of your design, clock pins of flip-flops, clock objects, instances, or a combination of these. Specify a Tcl list of end points.

- setup Applies the multi-cycle path constraint for setup analysis.

Default: setup

Specifies whether the multi-cycle path constraint must be applied relative to the starting clock edge for the path.

If neither the -start or -end options are specified, the constraint applies to the ending clock edge of the path. If both options are specified, the constraint applies to the starting clock edge of the path.

-through {port | pin | instance | net}

Selects all paths that traverse through the specified points. The points to traverse can be ports of your design, hierarchical pins, pins on a sequential/mapped combinational cells, or sequential/mapped combinational instances or nets. Specify a Tcl list of start points.

-to {port | pin | clock | instance}

Selects all paths that end at the specified end points. The end points can be output ports of your design, clock pins of flip-flops, clock objects, instances, or a combination of these. Specify a Tcl list of end points.

#### Example

-start

The following command specifies that all paths from instance ff1 to instance ff2 require 2 cycles for execution for setup analysis.

dc::set multicycle path -setup 2 -from ff1 -to ff2

April 2010 333 Product Version 9.1

### dc::set\_operating\_conditions

```
set_operating_conditions
    [-analysis_type string] [-object_list string]
    { -max_library string [-min_library string ]
    | -library string }
    {-min string -max string | operating condition}
```

Specifies the operating conditions to be used for timing. Sets the operating\_conditions attribute.

### **Options and Arguments**

| -analysis_type string |                                                                                                                                                                                    |  |
|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|                       | The only accepted value is ${\tt single}$ . This indicates that only one operating condition is to be used.                                                                        |  |
| -library string       | Same as -max_library.                                                                                                                                                              |  |
| -max string           | Specifies the operating condition for setup analysis.                                                                                                                              |  |
| -max_library          | Specifies the library under which the operating condition is present. This operating condition is used for setup analysis.                                                         |  |
| -min string           | Specifies the operating condition for hold analysis. Hold analysis is not supported by RTL Compiler, but the value is written out by write_sdc.                                    |  |
| -min_library          | Specifies the library under which the operating condition is present for hold analysis. Hold analysis is not supported by RTL Compiler, but the value is written out by write_sdc. |  |
| -object_list          | Not supported by RTL Compiler.                                                                                                                                                     |  |
| operating_condition   | pn                                                                                                                                                                                 |  |

Specifies the operating conditions to be used for timing analysis.

### **Example**

The following command specifies to use operating condition typical\_case from library tutorial for timing analysis.

```
dc::set_operating_conditions -library tutorial typical_case
```

### dc::set\_opposite

```
set_opposite
    port port
```

Declares the two specified ports to be logically opposite.

**Note:** The command does not work on output ports and ports with multidriven nets.

### **Example**

The following command declares ports in and in1 as logically opposite.

rc:/> dc::set\_opposite [find / -port in] [find / -port in1]

### dc::set\_output\_delay

Constrains output and inout ports, port busses, and pins (that are valid end points) within the design relative to a clock edge. Calls the native external delay command.

If you omit both the -min and -max options, the delay is assumed to apply for both setup and hold analysis.

If you omit both the -rise and -fall options, the delay applies for both the rising and falling edges of the output signal.

**Note:** This command also sets the external\_delays attribute on the specified pins or ports.

### **Options and Arguments**

| -add_delay   | Specifies to add the specified output delay information for the specified pins or ports.                                                               |
|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
|              | Use this option to capture the delay information if multiple paths lead to an output pin or port that are relative to different clocks or clock edges. |
|              | If you omit this option, the specified delay information overwrites all existing output delays for the specified pins or ports.                        |
| -clock clock | Specifies the reference clock. The output delay is defined relative to this clock.                                                                     |
|              | If no clocks are specified, the output delay is with respect to all clocks.                                                                            |
| -clock_fall  | Specifies to use the falling edge of the reference clock as reference edge.                                                                            |
|              | Default: -clock_rise                                                                                                                                   |

April 2010 336 Product Version 9.1

-clock\_rise Specifies to use the rising edge of the reference clock as

reference edge.

Default: -clock rise

delay Specifies the output delay value. This is a floating number.

-fall Specifies that the delay is measured with respect to the falling

edge of the output signal.

-level sensitive Specifies that the constraint goes to a level-sensitive latch.

By default, the constraint goes to an edge-triggered flip-flop.

-max Indicates that the specified delay applies for setup analysis.

-min Indicates that the specified delay applies for hold analysis. Hold

analysis is not supported by RTL Compiler, but the value is

written out with write sdc.

-name name Associates a name with the specified timing constraint.

-network\_latency\_included

Specifies that the output delay includes the clock network latency values. This implies that the tool does not need to consider the clock network latency values when optiming this path.

Sets the clock\_network\_latency\_included attribute to true.

{port | pin | port bus}

Specifies the output and inout pins, ports, and port buses to

which the specified output delay value applies.

-rise Specifies that the delay is measured with respect to the rising

edge of the output signal.

-source latency included

Specifies that the output delay includes the clock source latency values. This implies that the tool does not need to consider the clock source latency values when optiming this path.

Sets the clock\_source\_latency\_included attribute to true.

April 2010 337 Product Version 9.1

### **Example**

The following commands set an output delay on output port gck with respect to clocks clk1 and clk2. The example shows the effect of using the -add\_delay option. When the second set\_output\_delay is specified without the -add\_delay option, the first output delay is removed. However, when the third set\_input\_delay is specified with the -add\_delay option, the delay information is stored.

### **Related Information**

Sets these attributes: <u>clock\_network\_latency\_included</u>

clock source latency included

external delays

April 2010 338 Product Version 9.1

### dc::set\_path\_adjust

Specifies the delay constraint value by which the path has to be adjusted. It calls the RTL Compiler native command path adjust.

### **Options and Arguments**

-exception\_name

Specifies the name of the timing exception you want to create.

Default: adj\_n

Limits the path selection to those paths who have a falling edge at the end points.

-fall\_from {port | pin | clock | instance}

Selects all paths whose signals have a falling edge at the specified start points. The start points can be input ports of your design, clock pins of flip-flops, clock objects, instances, or a combination of these. Specify a Tcl list.

-fall\_through {port |pin | instance | net}

Selects all paths whose signals have a falling edge on the specified through points. The through points can be ports of your design, hierarchical pins, pins on a sequential/mapped combinational cells, or sequential/mapped combinational instances or nets. Specify a Tcl list.

April 2010 339 Product Version 9.1

-fall\_to {port | pin | clock | instance}

Selects all paths whose signals have a falling edge at the specified end points. The end points can be output ports of your design, clock pins of flip-flops, clock objects, instances, or a combination of these. Specify a Tcl list.

float

Specifies the delay constraint value, in picoseconds, by which the path has to be adjusted. A positive adjustment relaxes the clock constraint and a negative adjustment tightens it..

-from {port | pin | clock | instance}

Selects all paths that start from the specified start points. The start points can be input ports of your design, clock pins of flip-flops, clock objects, instances, or a combination of these. Specify a Tcl list.

-hold

Not supported by RTL Compiler.

**Note:** Although the tool does not perform any hold analysis, RTL Compiler does write out this constraint when the write\_sdc command is given.

Default: setup

-rise

Limits the path selection to those paths who have a rising edge at the path end points.

```
-rise from {port | pin | clock | instance}
```

Selects all paths whose signals have a rising edge at the specified start points. The start points can be input ports of your design, clock pins of flip-flops, clock objects, instances, or a combination of these. Specify a Tcl list.

```
-rise through {port | pin | instance | net}
```

Selects all paths whose signals have a rising edge on the specified through points. The through points can be ports of your design, hierarchical pins, pins on a sequential/mapped combinational cells, or sequential/mapped combinational instances or nets. Specify a Tcl list.

April 2010 340 Product Version 9.1

-rise to {port | pin | clock | instance}

Selects all paths whose signals have a rising edge on the specified end points. The end points can be output ports of your design, clock pins of flip-flops, clock objects, instances, or a combination of these. Specify a Tcl list of end points.

-setup

Applies the path adjust constraint for setup analysis.

Default: setup

-through {port | pin | instance | net}

Selects all paths that traverse through the specified points. The points to traverse can be ports of your design, hierarchical pins, pins on a sequential/mapped combinational cells, or sequential/mapped combinational instances or nets. Specify a Tcl list.

-to {port | pin | clock | instance}

Selects all paths that end at the specified end points. The end points can be output ports of your design, clock pins of flip-flops, clock objects, instances, or a combination of these. Specify a Tcl list of end points.

### Example

The following example relaxes the timing constraints on all timing paths starting from port in by 0.5 time units.

```
rc:/> dc::set_path_adjust -from [find / -port in] 0.5
/designs/topmost/timing/exceptions/path adjusts/adj 1
```

#### **Related Information**

Related command: path adjust

April 2010 341 Product Version 9.1

### dc::set\_port\_fanout\_number

```
set port fanout number integer port_list
```

Sets the number of external fanout pins for ports in the current design.

The number of pins is used (along with wire load models) to calculate capacitance and resistance of nets.

The number of pins minus one is equal to the fanout of this port outside the design. This value is set on the external wireload fanout attribute.

### **Options and Arguments**

integer Specifies the number of external fanout pins.

port list Specifies the ports for which the number is specified.

### **Example**

The following command specifies 5 fanout pins for port out1. The tool stores the value 4 (5-1) on the external\_wireload\_fanout port attribute for out1.

```
rc:/> dc::set_port_fanout_number 5 out1
rc:/> get_attr external_wireload_fanout out1
4
```

#### **Related Information**

Sets this attribute: external wireload fanout

### dc::set\_timing\_derate

Models the on-chip variation (OCV) or delay change across a die due to variations in manufacturing process, voltage, and temperature that must be taken into account during timing analysis.

**Note:** Omitting both the <code>-cell\_check</code> and <code>-cell\_delay</code> options results in the derating factor being applied to both delay and constraint arcs.

### **Options and Arguments**

| -cell_check | Applies the derating factor to the constraint arcs.               |
|-------------|-------------------------------------------------------------------|
| -cell_delay | Applies the derating factor to the cell delay arcs.               |
| -clock      | Not supported by RTL Compiler.                                    |
| -data       | Applies the derating factor to data paths.                        |
| -early      | Not supported by RTL Compiler.                                    |
| -late       | Applies the derating factors for the late mode.                   |
| -net_delay  | Applies the derating factor to net delays.                        |
|             | Note: This option is only available in the physical flows.        |
| float       | Specifies the derating value.                                     |
| instance    | Not supported by RTL Compiler.                                    |
| libcell     | Specifies the library cells to which the derating factor applies. |

### **Examples**

■ The following command scales the delay of libcell DFFHQX1 by 2.3.

```
dc::set_timing_derate -cell_delay 2.3 [find /lib*/* -libcell DFFHQX1]
This command is equivalent to the following native command:
```

```
set_attribute cell_delay_multiplier 2.3 [find /lib*/* -libcell DFFHQX1]
```

■ The following command scales the constraint arcs of libcell DFFHQX1 by 3.1.

dc::set timing\_derate -cell\_check 3.1 [find /lib\*/\* -libcell DFFHQX1]

This command is equivalent to the following native command:

set attribute constraint multiplier 3.1 [find /lib\*/\* -libcell DFFHQX1]

April 2010 344 Product Version 9.1

### dc::set\_time\_unit

Specifies the time unit used inside the SDC file or as part of the dc:: command

**Note:** Although supported by the read sdc command, it is *not* an official SDC command.

### **Options and Arguments**

| float        | Indicates the number that any timing value in subsequent SDC commands should be multiplied with. |
|--------------|--------------------------------------------------------------------------------------------------|
| -nanoseconds | Indicates that the timing values are specified in nanoseconds.                                   |
| -picoseconds | Indicates that the timing values are specified in picoseconds.                                   |

### **Examples**

■ The following command indicates that each timing unit in the SDC file equals 3 picoseconds.

```
dc::set time unit -picoseconds 3
```

### dc::set\_unconnected

$$\begin{array}{c} \texttt{set\_unconnected} \\ port\_list \end{array}$$

Edits the netlist by disconnecting the output port.

Note: Although supported by the read sdc command, it is not an official SDC command.

### **Options and Arguments**

port list

Specifies the names of the ports that must be disconnected.

April 2010 346 Product Version 9.1

### dc::set\_units

```
set_units
     [-capacitance string] [-resistance string]
     [-voltage string] [-current string]
     [-time string] [-power string]
```

Specifies the unit scale used in the SDC file.

Note: This command was added in SDC 1.7.

### **Options and Arguments**

-capacitance string

Specifies the capacitance unit. String can have the following

format:

 $[float] \ \{ \texttt{fF} \ | \ \texttt{pF} \ | \ \texttt{nF} \ | \ \texttt{uF} \ | \ \texttt{mF} \ | \ \texttt{kF} \ | \ \texttt{MF} \}$ 

-current *string* Not supported by RTL Compiler.
-power *string* Not supported by RTL Compiler.
-resistance *string* Not supported by RTL Compiler.

-time string Specifies the time unit. String can have the following format:

[float] {fs | ps | ns | us | ms | ks | Ms}

-voltage *string* Not supported by RTL Compiler.

### **Examples**

The following command specifies that one load unit is 0.5pF.

```
dc::set units capacitance 0.5fF
```

The following command specifies that one time unit is 0.78ps.

```
dc::set units time 0.78ps
```

### dc::set\_wire\_load\_mode

set wire load mode {default | top | enclosed| segmented}

Sets the wireload mode root attribute with the specified value.

### **Options and Arguments**

default Uses the default wire-load model from the library

enclosed Uses the wire-load model of the smallest block that fully

encloses the net to compute the load of the net. Hierarchical

boundary pins are not counted as fanouts.

segmented Divides nets that cross hierarchical boundaries into segments

with one segment for each level of hierarchy. Separate load

values are computed for each segment (counting the

hierarchical boundary pins as individual fanouts) and the load

values are added together.

top Uses the wire-load model of the top-level design for all nets in all

subdesigns. Hierarchical boundary pins are not counted as

fanouts.

### **Example**

rc:/> dc::set\_wire\_load\_mode top

### **Related Information**

Sets this attribute: <u>wireload mode</u>

April 2010 348 Product Version 9.1

### dc::set\_wire\_load\_model

```
set_wire_load_model
    -name {auto_select | custom_wireload | none | inherit}
    [-library library] [-min] [-max]
    {design | subdesign | instance | port}...
```

Forces RTL Compiler to use a specific wire load model for the given design, subdesigns, hierarchical instance or port.

Sets the force\_wireload attribute if the specified object is a design, subdesign or a hierarchical instance. If the specified object is a hierarchical instance, the attribute on the corresponding subdesign is set.

Sets the external wireload model attribute if the specified object is a port.

### **Options and Arguments**

| auto_select             | Automatically selects wire-load models according to the wire-load selection table or default wire-load model in the technology library.                                                  |
|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                         | <b>Note:</b> This value can only be applied for the design, subdesigns, or hierarchical instances.                                                                                       |
| custom_wireload         | Forces RTL Compiler to use the specified custom wire-load model. Specify the hierarchical path to the wire-load model to be used. You can obtain the path using the <u>find</u> command. |
| design   subdesign      | instance   port                                                                                                                                                                          |
|                         | Specifies the design, subdesign, hierarchical instance, or port for which you want to specify the wire load model.                                                                       |
|                         | If no object is specified, the wire load model is applied to the top-level design.                                                                                                       |
| inherit                 | Causes the same behavior as auto_select.                                                                                                                                                 |
|                         | <b>Note:</b> This value can only be applied for the design, subdesigns, or hierarchical instances.                                                                                       |
| -library <i>library</i> |                                                                                                                                                                                          |
|                         | Specifies the technology library to which the selection group belongs.                                                                                                                   |
| -max                    | Not supported by RTL Compiler.                                                                                                                                                           |

April 2010 349 Product Version 9.1

-min Not supported by RTL Compiler.

none Prevents the use of any wire-load models.

Note: This value can only be applied for the design, subdesigns,

or hierarchical instances.

### **Examples**

The following example forces the use of wire load model 10x10 for design test top:

```
rc:/> dc::set_wire_load_model -name [find /libraries -wireload "10x10"] \
[find / -design test_top]
```

### **Related Information**

Specifying a Wire-load Model

Sets these attributes: <u>force\_wireload</u>

external\_wireload\_model

Related attributes: <u>wireload\_mode</u>

wireload selection

### dc::set\_wire\_load\_selection\_group

```
set_wire_load_selection_group
        [-library library] [-min] [-max]
        [-object list string] {default | none | table}
```

Indicates whether to use a wire-load selection table to choose default wire-load models for blocks based on their cell areas.

Sets the wireload selection root attribute with the specified value.

### **Options and Arguments**

default Reverts the environment to the default settings.

RTL Compiler behaves as if the attribute had never been set.

-library *library* 

Specifies the technology library to which the selection group

belongs.

If this option is omitted, the command searches for the specified wire-load selection table in the list of the libraries loaded. If the same table name appears in mulitple libraries, the selection

table from the earlier loaded library is used.

-max Not supported by RTL Compiler.

-min Not supported by RTL Compiler.

none Specifies not to perform automatic wire-load selection by area.

The only wire-load models that will be used are the ones that are set with the force\_wireload attribute on individual modules or the default wireload model specified in the library.

-object\_list Not supported by RTL Compiler.

table Specifies the wire-load selection table to use. Specify the

hierarchical path to the wire-load selection table to be used. You

can obtain the path using the find command.

April 2010 351 Product Version 9.1

### **Example**

Some libraries contain multiple selection tables, such as for different numbers of metal layers). In such cases you can indicate which wireload selection table should be used:

dc::set wire load selection group [find / -wireload selection "4 layer"]

### **Related Information**

**Specifying Wire-load Models** 

Sets this attribute: wireload selection

Related attributes: <u>force\_wireload</u>

wireload mode

April 2010 352 Product Version 9.1

### dc::sizeof\_collection

```
size of collection list
```

Returns the length of the collection passed.

### **Options and Arguments**

collection

Specifies a list whose length needs to be returned.

### **Example**

```
rc:/> dc::sizeof_collection [dc::get_cells *]
4
```

April 2010 353 Product Version 9.1

April 2010 354 Product Version 9.1

### Index

| A                                                          | max_transition <u>84</u>             |
|------------------------------------------------------------|--------------------------------------|
| , ·                                                        | mode-specific <u>175</u>             |
| area, reporting 149                                        | operating_conditions 63              |
| asynchronous clock domains,                                | optimize_constant_0_flops <u>108</u> |
| analyzing 204                                              | preserve <u>104</u>                  |
| attributes                                                 | preserve_module <u>104</u>           |
| boundary_opto 108                                          | process <u>66</u>                    |
|                                                            | propagated_clocks_by_mode <u>179</u> |
| break_timing_paths <u>79</u><br>causes_ideal_net <u>91</u> | slack <u>179</u>                     |
| cell_area <u>156</u>                                       | slack_by_mode <u>179</u>             |
| cell_count 156                                             | slew <u>51</u>                       |
| clock_hold_uncertainty <u>50</u>                           | temperature <u>66</u>                |
|                                                            | timing_case_computed_value_by_mode   |
| clock_network_late_latency 49                              | <u>177, 180</u>                      |
| clock_network_late_latency 49                              | timing_case_disabled_arcs_by_mode    |
| clock_setup_uncertainty <u>50</u>                          | <u>178, 180</u>                      |
| clock_source_early_latency <u>50</u>                       | timing_case_logic_value 88           |
| clock_source_late_latency 50                               | timing_case_logic_value_by_mode 17   |
| delete_unloaded_segs <u>108</u>                            | <u>7, 180</u>                        |
| disabled_arcs 85, 87                                       | tns 109                              |
| disabled_arcs_by_mode <u>177, 180</u>                      | tns_opto <u>109</u>                  |
| drc_first 111                                              | tree_type 66                         |
| enabled <u>85, 86, 87</u>                                  | user_priority 79                     |
| external_delays_by_mode <u>179</u>                         | voltage <u>66</u>                    |
| external_driver_59                                         | weight <u>100</u>                    |
| external_driver_from_pin 60                                | wireload 70                          |
| external_driver_input_slew 60                              | wireload_mode <u>68, 71</u>          |
| external_non_tristate_drivers 60                           | wireload_selection_71                |
| external_pin_cap 60                                        | <u></u>                              |
| external_wireload_model <u>71</u>                          | _                                    |
| force_wireload 69, 71                                      | В                                    |
| from_pin <u>86</u>                                         |                                      |
| hard_region <u>110</u>                                     | borrow                               |
| ideal_driver 91                                            | latch time values 89                 |
| ignore_external_driver_drc 60                              | boundary optimization                |
| ignore_library_drc <u>82</u>                               | disabling on a subdesign 108         |
| inherited preserve 104                                     |                                      |
| latch_borrow 89                                            |                                      |
| latch_borrow_by_mode 178, 181                              | C                                    |
| latch_max_borrow 90                                        |                                      |
| latch_max_borrow_by_mode 178, 180                          | capacitance                          |
| library <u>65, 69</u>                                      | specify maximum limit 83             |
| max_cap_cost <u>84</u>                                     | total cost 84                        |
| max_capacitance <u>83</u>                                  | capturing clock waveform 75          |
| max_fanout 60, 83                                          | cdn_loop_breaker instances           |
| max_fanout_cost 83                                         | removing 201                         |
| max_trans_cost <u>84</u>                                   | 101110 VIII 9 201                    |

| when added <u>201</u> cell delays <u>205</u> clock domains analyzing <u>204</u> | remove_cdn_loop_breaker <u>201</u><br>report area <u>149</u><br>report clocks <u>55, 122, 181</u><br>report datapath <u>206</u> |
|---------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|
| defining <u>48</u> definition 47                                                | report design_rules 84, 153                                                                                                     |
| clock input ports, listing <u>54</u>                                            | report gates <u>156</u><br>report instance <u>150</u>                                                                           |
| clock network latency                                                           | report net 157                                                                                                                  |
| specifying <u>49</u>                                                            | report port 124                                                                                                                 |
| clock source latency                                                            | report summary 181                                                                                                              |
| specifying <u>50</u>                                                            | report timing 101, 115, 117, 118, 136                                                                                           |
| clocks avoiding conflicting clock                                               | report_power <u>160</u><br>report_qor <u>159</u>                                                                                |
| specifications <u>52</u>                                                        | report_qui <u>158</u><br>report_summary <u>158</u>                                                                              |
| defining 44                                                                     | reset_design <u>175</u>                                                                                                         |
| defining by mode 176                                                            | rm <u>54, 77</u>                                                                                                                |
| defining multiple clocks on the same                                            | specify_paths <u>78</u>                                                                                                         |
| point <u>52</u>                                                                 | synthesize 110                                                                                                                  |
| displaying information 122                                                      | ungroup <u>106</u>                                                                                                              |
| displaying propagated clock information                                         | write_encounter <u>182, 183</u>                                                                                                 |
| per mode <u>179</u><br>edges <u>204</u>                                         | write_script <u>182</u><br>write_sdc <u>26, 183</u>                                                                             |
| edges, defining 46                                                              | constant propagation through flip-flops,                                                                                        |
| external, specifying timing 52                                                  | preventing 108                                                                                                                  |
| list of, in current design 55                                                   | constraint checks $\frac{118}{}$                                                                                                |
| period <u>45</u>                                                                | constraints                                                                                                                     |
| ports <u>54</u>                                                                 | design <u>82</u>                                                                                                                |
| removing <u>54</u>                                                              | external driver and load <u>59</u>                                                                                              |
| reporting by mode <u>181</u><br>rise and fall edges <u>46</u>                   | violations <u>200</u><br>cost groups                                                                                            |
| skew, definition 50                                                             | creating 99                                                                                                                     |
| slew values, specifying 51                                                      | defining between clock domains 101                                                                                              |
| specifying skew (uncertainty) <u>50</u>                                         | critical path <u>202,</u> <u>207</u>                                                                                            |
| virtual <u>52</u>                                                               | slack, reporting per cost group 159                                                                                             |
| combinational feedback loops 201                                                | custom wire-load model                                                                                                          |
| commands                                                                        | reading <u>69</u>                                                                                                               |
| check_design <u>126</u><br>clock_ports <u>54</u>                                | cycle stealing<br>definition <u>161</u>                                                                                         |
| create_mode 168                                                                 |                                                                                                                                 |
| define_clock <u>48, 52, 54, 176</u>                                             | _                                                                                                                               |
| define_cost_group 99                                                            | D                                                                                                                               |
| derive_environment <u>182</u>                                                   |                                                                                                                                 |
| edit_netlist group_ <u>106</u>                                                  | dc prefix 27                                                                                                                    |
| external_delay <u>58, 176</u>                                                   | delays                                                                                                                          |
| find <u>69, 77, 86</u>                                                          | calculating from an external driver 60                                                                                          |
| multi_cycle <u>75, 176</u><br>path_adjust <u>103</u>                            | cell <u>205</u><br>input and output <u>56</u>                                                                                   |
| path_delay <u>47, 77,</u> <u>177</u>                                            | input delay 57                                                                                                                  |
| path_disable <u>73, 176</u>                                                     | design                                                                                                                          |
| path_group <u>99</u>                                                            | area, reporting 149                                                                                                             |
| read_sdc <u>26, 36, 174</u>                                                     | checks 126                                                                                                                      |

| fanout cost, total <u>83</u><br>report <u>126</u>                                                               | G                                                                  |
|-----------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|
| timing information, removing 175 top-level nets, listing 157 total capacitance cost 84 total transition time 84 | gates used in design, reporting 156 grouping 106                   |
| worst slacks of all endpoints, sum of <u>109</u>                                                                | Н                                                                  |
| design checks constraint checks 118                                                                             | hard regions                                                       |
| design hierarchy changing directories in <u>225, 226</u>                                                        | specifying <u>110</u>                                              |
| design rule constraints generating script with 182 set in technology library, ignoring 82                       | hierarchical boundaries 206<br>histogram<br>slack at endpoints 148 |
| design rule violations force fixing of 111                                                                      | 1                                                                  |
| force tool to ignore 60                                                                                         | I                                                                  |
| reporting <u>84</u>                                                                                             | ideal nets<br>analyzing <u>208</u>                                 |
| E                                                                                                               | cause 91<br>specifying 91                                          |
| exceptions                                                                                                      | input delay                                                        |
| path <u>77</u>                                                                                                  | definition <u>56</u> input pin                                     |
| timing <u>77</u> external delays                                                                                | drive strength, controlling 59 instances                           |
| constraining by mode <u>176</u><br>removing <u>58</u>                                                           | timing information per instance 150 timing_model 208               |
| external delays, getting list for each mode for a pin or port 179                                               | ummg_moder <u>zoo</u>                                              |
| external driver                                                                                                 | L                                                                  |
| calculating slew and delay 60 input slew, specifying 60                                                         | latch time borrow values                                           |
| external driver and load constraints <u>59</u> external drivers                                                 | listing by mode 181                                                |
| number of parallel driving pins,                                                                                | maximum <u>90</u><br>maximum per mode <u>178</u>                   |
| specifying <u>60</u>                                                                                            | maximum per mode, listing <u>180</u><br>specifying <u>89</u>       |
| F                                                                                                               | specifying per mode 178 latency 43                                 |
| false path                                                                                                      | launching clock waveform 75                                        |
| definition <u>73</u>                                                                                            | liberty timing_type values 37 library pin                          |
| specifying <u>73</u><br>specifying by mode <u>176</u>                                                           | libarc objects, listing 86 lint checking 56, 116, 118              |
| fanout specify maximum limit 83                                                                                 | load unit, specifying in SDC file 313                              |
| total cost 83                                                                                                   | loop breakers inserted 201                                         |
| flatten hierarchy in design 106                                                                                 | removing <u>201</u>                                                |

| loops<br>combinational feedback <u>201</u>                                                                | modifying <u>103</u><br>path exceptions <u>77</u><br>adjusting <u>198</u>                                        |
|-----------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|
| М                                                                                                         | reporting 145 specifying by mode 177 path groups 98                                                              |
| modes creating 168 modules                                                                                | creating 99<br>paths<br>assign to a cost group 78                                                                |
| preserving 104 multi-cycle path defining 331 specifying by mode 176                                       | constraining <u>47</u><br>critical <u>202</u><br>false <u>73</u><br>multi-cycle <u>199</u><br>weighing <u>98</u> |
| N                                                                                                         | period 45<br>pin<br>logic value, forcing for timing                                                              |
| nets<br>ideal <u>208</u>                                                                                  | analysis <u>88</u> ports                                                                                         |
| report 157 nominal operating condition 65                                                                 | external capacitive load, specifying 60 maximum fanout for the net connected to port 60                          |
| 0                                                                                                         | timing information by port 124 preserve                                                                          |
| operating conditions <u>61</u> default, read from library <u>65</u>                                       | view in a timing report <u>105</u><br>preserving modules <u>104</u>                                              |
| overriding defaults <u>63</u> process, specifying <u>66</u> temperature, specifying <u>66</u>             | R                                                                                                                |
| voltage, specifying <u>66</u> wire delay estimation method <u>66</u>                                      | report<br>area <u>149</u>                                                                                        |
| optimization of all violating paths for timing 109                                                        | clocks <u>55, 122</u><br>default timing <u>117</u>                                                               |
| on specific objects, preventing 104 preventing renaming or deleting of                                    | design rule violations 153 gates 156 timing model instances, listing 208                                         |
| instances <u>105</u><br>renaming or remapping of<br>instances <u>105</u>                                  | instance <u>150</u><br>net <u>157</u><br>path adjust <u>144</u>                                                  |
| renaming, remapping, or resizing of<br>instances <u>105</u><br>resizing of instances, allowing <u>105</u> | path exceptions <u>145</u><br>port <u>124</u><br>power <u>160</u>                                                |
| output delay                                                                                              | qor <u>159</u>                                                                                                   |
| definition <u>56</u><br>specifying <u>58</u>                                                              | summary <u>158</u><br>timing<br>factors <u>194</u>                                                               |
| P                                                                                                         | -lint <u>145</u><br>post-synthesis <u>134</u>                                                                    |
| path constraints                                                                                          | pre-synthesis <u>115</u><br>troubleshoot <u>202</u>                                                              |

| S                                     | syntax <u>247</u>                                                  |
|---------------------------------------|--------------------------------------------------------------------|
|                                       | get_object_name                                                    |
| scripts                               | syntax <u>249</u>                                                  |
| multi-mode <u>167</u>                 | get_path_groups                                                    |
| write_script command 182              | syntax <u>250</u>                                                  |
| SDC Commands                          | get_pin                                                            |
| mixing with RTL Compiler              | syntax <u>252</u>                                                  |
| commands <u>28</u>                    | get_port                                                           |
| RTL Compiler equivalent               | syntax <u>255</u>                                                  |
| commands 38                           | getenv                                                             |
| supported 28                          | syntax <u>257</u>                                                  |
| supported for multi-mode analysis 170 | group_path                                                         |
| unsupported <u>35</u>                 | syntax <u>258</u>                                                  |
| SDC commands                          | remove_clock                                                       |
| all_clocks                            | usage <u>54</u>                                                    |
| syntax <u>214</u>                     | remove_clock_gating_check                                          |
| all_inputs                            | syntax <u>262</u>                                                  |
| syntax <u>215</u>                     | remove_clock_latency <u>263</u>                                    |
| all_outputs                           | remove_disable_clock_gating_check                                  |
| syntax <u>217</u>                     | syntax <u>264</u>                                                  |
| all_régisters                         | remove_generated_clock                                             |
| syntax <u>216, 218</u>                | syntax <u>265</u>                                                  |
| create_clock                          | remove_ideal_network <u>267</u>                                    |
| syntax <u>220</u>                     | remove_input_delay                                                 |
| usage <u>45, 46, 52, 58</u>           | syntax <u>268</u>                                                  |
| create_generated_clock                | remove_output_delay                                                |
| syntax <u>222</u>                     | syntax <u>269</u>                                                  |
| usage <u>52</u>                       | set_case_analysis                                                  |
| current_design                        | syntax <u>270</u>                                                  |
| syntax <u>225</u>                     | usage for multimode analysis <u>177</u>                            |
| usage <u>27</u>                       | set_clock_groups                                                   |
| current_instance                      | syntax <u>273</u>                                                  |
| syntax <u>226</u>                     | set_clock_latency                                                  |
| get_cell                              | usage <u>50</u>                                                    |
| syntax <u>228</u>                     | set_clock_sense                                                    |
| get_clock                             | syntax <u>278</u>                                                  |
| syntax <u>231</u>                     | set_clock_skew                                                     |
| get_design                            | syntax <u>280</u><br>set_clock_transition                          |
| syntax <u>233</u>                     |                                                                    |
| get_generated_clocks                  | syntax <u>282</u>                                                  |
| syntax <u>235</u>                     | usage <u>51</u>                                                    |
| get_lib                               | set_clock_uncertainty<br>syntax <u>283</u>                         |
| syntax <u>238</u>                     | set_data_check syntax 286                                          |
| get_lib_cell                          | set_data_check syntax <u>zoo</u><br>set_disable_clock_gating_check |
| syntax <u>240</u>                     | syntax <u>271, 288</u>                                             |
| get_lib_pin                           | set_disable_timing                                                 |
| syntax <u>242</u>                     | usage <u>87</u>                                                    |
| get_lib_timing_arcs                   | usage <u>or</u><br>usage for multimode analysis <u>177</u>         |
| syntax <u>245</u>                     | set_dont_touch                                                     |
| get_net                               | syntax <u>289</u>                                                  |
|                                       | 3ymax <u>200</u>                                                   |

| set_dont_use                     | usage <u>90</u>                  |
|----------------------------------|----------------------------------|
| syntax <u>291</u>                | usage for multimode analysis 178 |
| set_drive                        | set_max_transition               |
| syntax <u>292</u>                | syntax <u>325</u>                |
|                                  |                                  |
| set_driving_cell                 | usage <u>84</u>                  |
| syntax <u>294</u>                | set_mode                         |
| set_equal                        | syntax <u>330</u>                |
| syntax <u>297</u>                | set_multicycle_path              |
| set_false_path                   | syntax <u>331</u>                |
| <br>syntax <u>298</u>            | usage <u>75</u>                  |
| usage <u>48</u>                  | set_operating_conditions         |
| set_hierarchy_separator          | usage <u>63</u>                  |
| overtov 202                      |                                  |
| syntax <u>302</u>                | set_opposite                     |
| set_ideal_net                    | syntax <u>335</u>                |
| syntax <u>303</u>                | set_output_delay                 |
| usage <u>91</u>                  | syntax <u>336</u>                |
| set_ideal_network                | set_port_fanout_number           |
| syntax <u>304</u>                | syntax <u>342</u>                |
| set_input_delay                  | set_time_unit                    |
| syntax <u>305</u>                | syntax <u>345</u>                |
| 3911ax <u>303</u>                |                                  |
| usage <u>57</u>                  | usage <u>27</u>                  |
| set_input_transition             | set_timing_derate                |
| syntax <u>308</u>                | syntax <u>343</u>                |
| set_lib_pin                      | set_unconnected                  |
| syntax <u>310</u>                | syntax <u>346</u>                |
| set_load                         | set_units                        |
| syntax <u>311</u>                | syntax <u>347</u>                |
| usage <u>27</u>                  | set_wire_load                    |
|                                  |                                  |
| set_load_unit                    | usage <u>68, 71</u>              |
| syntax <u>313</u>                | set_wire_load_model              |
| usage <u>27</u>                  | usage <u>69</u>                  |
| set_logic_dc                     | set_wire_load_selection_group    |
| syntax <u>314</u>                | syntax <u>351</u>                |
| set_logic_one                    | set_wireload_mode                |
| syntax <u>315</u>                | syntax <u>348</u>                |
| set_logic_zero                   | set_wireload_model               |
| syntax <u>316</u>                | syntax <u>349</u>                |
|                                  |                                  |
| set_max_capacitance              | sizeof_collection                |
| syntax <u>317</u>                | syntax <u>353</u>                |
| usage <u>83</u>                  | SDC constraints                  |
| set_max_delay                    | compressing <u>26</u>            |
| syntax <u>318</u>                | exporting <u>26</u>              |
| usage <u>77</u>                  | getting the command syntax 27    |
| usage for multimode analysis 177 | importing <u>26</u>              |
| set_max_dynamic_power            | SDC files                        |
| syntax <u>321</u>                |                                  |
|                                  | reading multi-mode files 174     |
| set_max_fanout                   | stop reading when error          |
| syntax <u>322</u>                | encountered <u>36</u>            |
| usage <u>60, 83</u>              | time units, specifying 27        |
| set_max_time_borrow              | writing for one mode 183         |
| syntax 324                       | slack <u>194</u>                 |
| , <u>—</u>                       |                                  |

| worst slacks of all endpoints, sum of 109 slack values, list of for each timing mode 179 synchronous clock domains, analyzing 204                                                                                                                                                                                                                                                                                                                                                                                                                         | post-synthesis 134 pre-synthesis 115 timing_model list instances in a gate report 208 total negative slack reporting per cost group 159 Total Negative Slack (TNS)                                                                                                                                     |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Т                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Optimization <u>109</u><br>transition<br>specify maximum limit <u>84</u>                                                                                                                                                                                                                               |
| technology library, loading 69 time borrowing 162     definition 161 time unit     making SDC and RC units         consistent 27     specifying in SDC file 345 timing analysis 132     constant value, forcing on pin or port 88 timing arcs     breaking 86, 87     disabled by mode due to case analysis,         retrieving 178     disabling 85     disabling arcs by mode 177, 180     path to start pin 86     to instance pin. disabling 87 timing case logic values     checking per mode if computed 177,         180     logic values per mode | transition time, total 84  U  uncertainty for an intra or inter clock 51 in arrival times of capturing clock edges in early mode 50 in late mode 50 ungrouping 106  V  virtual clocks 52  W  wire-load mode                                                                                            |
| retrieving 180 specifying 177 timing constraints generating script with 182 timing exceptions creating 75, 77, 331 creating path string for 78 definition 72 finding 77 priority, changing 73, 79 removing 77 reporting 139 troubleshooting 197 timing problems, finding 196 timing reports between two points in design 136 checking constraint issues 118 customizing 117 generating by cost group 101, 117 generating by timing exception 117                                                                                                          | setting 68 wire-load model to use for port, specifying 71 wire-load models finding 69 reading a custom model 69 retrieving for design 70 specifying 70 used during synthesis, specifying 69 when to specify 69 wire-load selection group, specifying 71 wire-load selection table, controlling use 351 |

April 2010 362 Product Version 9.1