

**Integrating FPGAs with Nengo** 

Xuan Choo, Ben Morcos Nengo Summer School 2018 (Jun 11, 2018)

#### FPGA Basics –

What is an FPGA?

#### - FPGA Basics -



- What is an FPGA?
- <u>Field programmable gate array</u>

### — FPGA Basics

- What is an FPGA?
- Field programmable gate array



#### — FPGA Basics



- What is an FPGA?
- <u>Field programmable gate array</u>



#### — FPGA Basics



- What is an FPGA?
- <u>Field programmable gate array</u>



### Big Picture



- Why use FPGAs?
  - Quick to prototype
  - Low power
  - Low latency
  - Potential for higher performance
  - Stepping stone between CPU/GPU and expensive/unavailable neuromorphics

### Big Picture



- We already have multiple backends for nengo
  - CPU, GPU, Neuromorphics
- Ideally fully featured seamless FPGA backend (Nengo FPGA)
  - Large FPGAs (Intel Arria/Stratix, Xilinx Virtex/Kintex)
  - Still working on this, not ready for use yet
- Right now we have smaller catalog implementations (Nengo Board)
  - Xilinx PYNQ (Digilent)
  - Intel DE1-SoC (Terasic)

## — Nengo Board -



| Board          | PYNQ                             | DE1                              |
|----------------|----------------------------------|----------------------------------|
| Cost (USD)     | \$199                            | \$249                            |
| PCB colour     | Pink                             | Blue                             |
| Chip           | Xilinx ZYNQ XC7Z020-1CLG400C SoC | Intel Cyclone V SoC 5CSEMA5F31C6 |
| Processor      | ARM Cortex A9 Dual Core          | ARM Cortex A9 Dual Core          |
| Logic Elements | 85K                              | 85K                              |
| BRAM (Mb)      | 4.9                              | 4.45                             |
| DSP*           | 220                              | 261                              |

<sup>\*</sup> DSPs are not equivalent

# — Nengo Board - Implementation ——





# — Nengo Board - Implementation —





# Nengo Board - Implementation -





# Nengo Board - Implementation -





## Nengo Board - Limitations



- Topology catalog, not full backend
  - Single ensemble with PES learning rule
  - Possible to expand catalog
- Only Rectified Linear (ReLU) neurons implemented
  - Rate neurons on PYNQ
  - Spiking and Rate on DE1
  - Possible to expand catalog
- Network size limitations
  - Limited by amount of memory on the boards
  - Solving for decoders on the ARM only advised for small ensembles

| Parameter                  | PYNQ | DE1 |
|----------------------------|------|-----|
| n_neurons                  | 16k  | 16k |
| max(input_dim, output_dim) | 1k   | 1k  |
| n_neurons * max(dim)       | 32k  | 16k |

# — Nengo Board - Extended Implementation ——







- Documentation (WIP) can be found on the nengo\_board branch of the summerschool git repo.
- Basic setup steps:
  - Connect to board with UART (Serial connection over USB cable)
    - 115200; 8 data; 1 stop; no parity; no flow control
  - Check network settings on the board (see documentation)
    - Change the board IP if necessary
  - Set your PC network settings to match the subnet of the board
    - Easier with router, no need to bridge network interfaces to get internet access to the board.
  - Test connection to board by using SSH
    - Port 22
    - DE1: root, no password
    - Pynq: xilinx, xilinx



- Setting up the Nengo -- Nengo\_board interface
  - Checkout the nengo board branch from the summerschool repo
  - Install nengo board with python setup.py develop
  - Check board\_config settings (in the nengo\_board folder)

#### Running example scripts

- Navigate to nengo board/examples/automated
- Run an example with nengo -b nengo\_board <example\_script>



#### Example communication channel script

```
import numpy as np
import nengo
from nengo board.networks import RemotePESEnsembleNetwork
nengo.utils.logging.log('info')
def input func(t):
    return [np.sin(t * 10), np.cos(t * 10)]
with nengo.Network() as model:
    # Reference signal
    input node = nengo.Node(input func, label='input signal')
    # FPGA neural ensemble
    pes ens = RemotePESEnsembleNetwork(
        'de1', input dimensions=2, input synapse=None,
        learn rate=0, n neurons=50, label='ensemble')
    nengo.Connection(input_node, pes_ens.input)
```



Example learned communication channel script

```
import numpy as np
import nengo
from nengo board.networks import RemotePESEnsembleNetwork
with nengo.Network() as model:
    # Reference signal
    input node = nengo.Node(input func, label='input signal')
    # Adaptive neural ensemble (run on the FPGA)
    pes ens = RemotePESEnsembleNetwork(
        'cyclonev', input dimensions=1, input synapse=None,
        learn rate=5e-5, n neurons=100, ens args={'radius': 1},
        output conn args={'function': lambda x: [0]}, label='pes ensemble')
    nengo.Connection(input node, pes_ens.input)
    # Error signal computation
    error = nengo.Ensemble(50, 1)
    # Compute the error (error = actual - target = post - pre)
    nengo.Connection(pes ens.input, error, transform=-1)
    nengo.Connection(pes ens.output, error)
    # Project the error to the adaptive neural ensemble
    nengo.Connection(error, pes ens.error)
```