

#### BW, Routing, Stack Up, Silicon Area

Feb 25th, 2020 Suresh Subramaniam











## Organic Substrate Stack Up Options

through core vias)



# BW, Routing Layers, Silicon Area

| # of lanes/layer       | 16      | 16     | 16      | 16     |
|------------------------|---------|--------|---------|--------|
| # of routing layers    | 1       | 2      | 3       | 4      |
| # of slices            | 5       | 5      | 5       | 5      |
| Max DDR speed (Gb/s)   | 4       | 4      | 4       | 4      |
| Total Bandwidth(Gb/s)  | 320     | 640    | 960     | 1280   |
| Total Bandwidth (GB/s) | 40      | 80     | 120     | 160    |
| Pacakge Stack Up       | 2-2-2   | 3-2-3  | 3-2-3   | 4-2-4  |
|                        |         |        |         |        |
|                        |         |        |         |        |
| Area per 16 lanes      |         |        |         |        |
| W (um)                 | 1040    |        |         |        |
| L (um)                 | 426.75  |        |         |        |
| x pitch (um)           | 130     |        |         |        |
| y pitch (um)           | 106.68  |        |         |        |
|                        |         |        |         |        |
|                        |         |        |         |        |
| Total Silicon Area     |         |        |         |        |
| (sq.mm)                | 2.2191  | 4.4382 | 6.6573  | 8.8764 |
| W (um)                 | 5.2     | 5.2    | 5.2     | 5.2    |
| L(um)                  | 0.42675 | 0.8535 | 1.28025 | 1.707  |

| 16      | 16      | 16      | 16      | 16      | L1 |
|---------|---------|---------|---------|---------|----|
| 16      | 16      | 16      | 16      | 16      | L2 |
| 16      | 16      | 16      | 16      | 16      | L3 |
| 16      | 16      | 16      | 16      | 16      | L4 |
| Stack 4 | Stack 3 | Stack 2 | Stack 1 | Stack 0 |    |
|         |         |         |         |         |    |
|         |         |         |         |         |    |
| 16      | Slice   |         |         |         |    |

#### **Driver + Channel - What If Analysis**





Source Termination (40Ω) + Various Channel Lengths [2mm-10mm] BW Target (4Gb/s DDR) Organic Substrate (GX92 material, 25/25)

 $T_r$  ,  $T_f$  = 100ps, Bt period = 250ps

Source Termination (0Ω) + Various Channel Lengths [2mm-10mm] BW Target (4Gb/s DDR) Organic Substrate (GX92 material, 25/25)

Confidential - Apex Semiconductor Inc

No Termination + Various Channel Lengths
[2mm-10mm] + Receiver Capacitance [200fF)
BW Target (4Gb/s DDR)

Organic Substrate (GX92 material, 25/25)

### **Driver + Channel - What If Analysis**



Source Termination =  $0\Omega$ 

Source Termination =  $24\Omega$ 

Source Termination =  $40\Omega$ 

Source Termination =  $8\Omega$ 

Source Termination =  $16\Omega$ 

T<sub>r</sub> , T<sub>r</sub>= 100ps, Bt period = 250ps

Source Termination  $(0\Omega - 8\Omega - 16\Omega - 24\Omega - 40\Omega) + Channel Length [4mm] +$ 

Cap\_driver = 200fF+ High Impedance Load [10K]

BW Target (4Gb/s DDR)

Organic Substrate (GX92 material, 25/25)

Confidential - Apex Semiconductor Inc

### **Driver + Channel - What If Analysis**



Channel Length = 10mm

Channel Length = 30mm

 $T_{r}$ ,  $T_{f}$  = 100ps, Bt period = 250ps

Source "Termination" (8Ω) + Channel Length [10mm-20mm-30mm] + Cap driver

= 100fF+ Cap\_receiver = 100fF+ High Impedance Load [10K]

BW Target (4Gb/s DDR)

**Channel Length** 

= 20mm

Organic Substrate (GX92 material, 25/25)

Confidential - Apex Semiconductor Inc

9

#### **Driver + Channel - Far End Termination**

Tue Mar 3 11:26:32 2020 1 eye\_/net014 (fst\_length=0.05) 600.0 600.0 time (ns) 600.0 400.0 € 300.0 200.0 100.0 0.0 400.0 160.0

**Channel Length = 50mm** 

**Channel Length = 30mm** 

**Channel Length = 10mm** 

**Channel Length = 20mm** 

**Channel Length = 40mm** 

Source "Termination" (8 $\Omega$ ) + Channel Length [10mm-50mm] + Cap\_driver = 100fF+ Cap\_receiver = 100fF+ Load Termination [40 $\Omega$ ] BW Target (4Gb/s DDR)

Organic Substrate (GX92 material, 25/25)

Confidential - Apex Semiconductor Inc

 $T_r$ ,  $T_f$  = 100ps, Bt period = 250ps