Alan Chen

ECE597 Lab 1

2/21/2020

## Part A

1. Draw legibly the state transition graph for ex1.v and stoplight1.v. Include all states, even if unreachable. You can use any method that you prefer for figuring out which state transitions are possible (pen and paper, simulation, etc), but you must include all transitions.



2. Using these two state transition graphs, indicate whether the target states are reachable. If so, what is the minimum number of execution steps (clock cycles) needed to get from the initial state to the target state?

For Ex1.v the target state 11 is not reachable

For Stoplight1.v the target state 0100 is reachable with 4 clock cycles

3. If you are given an arbitrary transition relation that maps states to sets of states, describe in pseudo-code the most efficient algorithm you can think of to check whether a target state is reachable from initial state. Your algorithm must terminate upon (1) reaching the target, or (2) finding that the target can never be reached.

```
Pseudo-Code
Given: State 1: {next state 1, ... }, State 3: {next state 1, ... }, ...
# General Depth First Search
arrVisited = []
myStack = Stack()
myStack.push (initial State)
while myStack not Empty:
        currentState = myStack.pop()
        arrVisited.append (currentState)
        for transitions in currentState:
                if transition == finalState:
                         return True #reachable
                if transition not in arrVisited:
                         myStack.push (transition)
                # can never be reached
return False
```

4. For the benchmarks given (ex1, ex2, ex3, ex4, stoplight1, stoplight2), write a Verilog testbench to initialize the state to 0, apply random inputs in each cycle, and notify you if/when it reaches the target state. If the target state is not reached within 1M cycles, the execution can terminate, and the result can be reported as "timed out". If the target state is reached, report how many cycles of random simulation were performed before reaching it. Include your testbench code with the report.

Ex1.v (the target state is not reachable)



Ex2.v (the target state is not reachable)



#### Ex3.v (the target state is not reachable)



### Ex4.v (the target state is not reachable)



#### Stoplight1.v (the target state is reachable with about 400 cycles of simulation)



### Stoplight2.v (the target state is not reachable)



5. Are your results from part A.4 consistent with your results from A.2? Describe this. If the results are consistent, give a precise explanation of what results would show them to be incompatible with each other.

The results are consistent. An example of an inconsistent result would be if the testbench of Ex.1 saying that state 11 is reachable.

#### Part B

1. Use your program to generate the CNF files for ex1 with the transition relation unrolled twice. Be sure to add the initial state of 0 and be sure to enforce that the next state of each transition relation is equal to the starting state of the next transition relation. Use the SAT solver to check whether state 11 is reachable as the 2nd state after the initial one. Is your finding consistent with the state transition graph from question A.1? Explain your answer. Now that you've checked whether "11" is reachable in 2 cycles, modify the example and repeat, to check whether the other 3 states (00,01,10) are reachable in 2 cycles, and again explain whether your findings are consistent with question A.1. Be sure to fix any bugs here before trying the larger examples that follow!

```
alanchen@DESKTOP-TM62I39:/mnt/c/Users/Alan Chen/Desktop/ECE597/Lab 1/PythonFiles/Part2$ python3.6 main.py verilogFiles/ex1.v 2
THIS IS THE 1 UNROLL RESULTS:
FINAL STATE: 11
s UNSATISFIABLE
THIS IS THE 2 UNROLL RESULTS:
FINAL STATE: 11
s UNSATISFIABLE
FINAL STATE: 11
s UNSATISFIABLE
```

```
alanchen@DESKTOP-TM62I39:/mnt/c/Users/Alan Chen/Desktop/ECE597/Lab 1/PythonFiles/Part2$ python3.6 main.py verilogFiles/ex1.v 2
THIS IS THE 1 UNROLL RESULTS:
FINAL STATE: 00
s UNSATISFIABLE

THIS IS THE 2 UNROLL RESULTS:
FINAL STATE: 00
s UNSATISFIABLE

THIS IS THE 2 UNROLL RESULTS:
FINAL STATE: 00
s UNSATISFIABLE
```

```
alanchen@DESKTOP-TM62I39:/mnt/c/Users/Alan Chen/Desktop/ECE597/Lab 1/PythonFiles/Part2$ python3.6 main.py verilogFiles/ex1.v 2
THIS IS THE 1 UNROLL RESULTS:
FINAL STATE: 01
s SATISFIABLE
v -1 -2 -3 -4 5 6 -7 0

THIS IS THE 2 UNROLL RESULTS:
FINAL STATE: 01
s SATISFIABLE
v -1 -2 3 -4 -5 -6 -7 8 -9 10 11 12 -13 -14 0
```

```
alanchen@DESKTOP-TM62I39:/mnt/c/Users/Alan Chen/Desktop/ECE597/Lab 1/PythonFiles/Part2$ python3.6 main.py verilogFiles/ex1.v 2
THIS IS THE 1 UNROLL RESULTS:
FINAL STATE: 10
s UNSATISFIABLE
THIS IS THE 2 UNROLL RESULTS:
FINAL STATE: 10
s UNSATISFIABLE
FINAL STATE: 10
s UNSATISFIABLE
```

State 11 is not reachable as the 2<sup>nd</sup> state which is consistent with the state transition graph from question A.1. State 11 is not the initial state and cannot be transitioned into by any state so therefore it is not reachable at all.

11 -> unsatisfiable

00 -> unsatisfiable

01 -> satisfiable

10 -> unsatisfiable

2. For each of the benchmarks, perform symbolic reachability analysis, with 10 unrollings. Note that you are checking whether the target state is reachable in exactly the 10th state after the initial one. In other words, you are checking whether the next state in the 10th unrolling can be the target state. Describe how you've implemented your program and any data structures used. For each design, indicate whether or not the target state is reachable as the 10th state. How long does the SAT solver take to perform its search for a satisfying assignment?

For my program, I parsed the user inputs (Verilog file and number of unrolling). Then I parsed through the given file name (Verilog file) for different types of gates, registers, transitions, and final state. For every unrolling, I duplicate the gates and registers, and assigning appropriate transitions to them. The main data structure I used, is a dictionary to keep track of the registers to the number representation for the dimacs file. All designs are unsatisfiable at exactly the 10<sup>th</sup> unrolling. The time for the SAT solver to run ranges from .02 to .69 seconds. The specific timing to each file is listed below.

```
alanchen@DESKTOP-TM62I39:/mnt/c/Users/Alan Chen/Desktop/ECE597/Lab 1/PythonFiles/Part2$ python3.6 main.py verilogFiles/ex1.v 10
THIS IS THE 10 UNROLL RESULTS:
TESTING FOR FINAL STATE: 11
s UNSATISFIABLE
My program took 0.021463632583618164 seconds to run
```

```
alanchen@DESKTOP-TM62I39:/mnt/c/Users/Alan Chen/Desktop/ECE597/Lab 1/PythonFiles/Part2$ python3.6 main.py verilogFiles/ex2.v 10
THIS IS THE 10 UNROLL RESULTS:
TESTING FOR FINAL STATE: 11111111111111
s UNSATISFIABLE
My program took 0.050106048583984375 seconds to run
```

```
alanchen@DESKTOP-TM62I39:/mnt/c/Users/Alan Chen/Desktop/ECE597/Lab 1/PythonFiles/Part2$ python3.6 main.py verilogFiles/ex3.v 10
THIS IS THE 10 UNROLL RESULTS:
TESTING FOR FINAL STATE: 0000000000110110100000110000001
s SATISFIABLE
v -1 -2 -3 -4 -5 -6 -7 -8 -9 -10 -11 -12 -13 -14 -15 -16 -17 -18 -19 -20 -21
v -22 -23 -24 -25 -26 -27 -28 -29 -30 -31 32 33 -34 35 -36 -37 -38 39 -40 -41
v -42 -43 -44 45 -46 -47 48 49 -50 -51 -52 -53 -54 -55 -56 -57 -58 -59 -60 61
v 5998 5999 6000 6001 6002 6003 6004 6005 6006 6007 6008 6009 6010 -6011 -6012
v -6013 -6014 -6015 -6016 -6017 -6018 -6019 -6020 0
My program took 0.6857435703277588 seconds to run
```

```
alanchen@DESKTOP-TM62I39:/mnt/c/Users/Alan Chen/Desktop/ECE597/Lab 1/PythonFiles/Part2$ python3.6 main.py verilogFiles/stoplight1.v 10
THIS IS THE 10 UNROLL RESULTS:
TESTING FOR FINAL STATE: 0100
s UNSATISFIABLE
My program took 0.030384302139282227 seconds to run
```

```
alanchen@DESKTOP-TM62I39:/mnt/c/Users/Alan Chen/Desktop/ECE597/Lab 1/PythonFiles/Part2$ python3.6 main.py verilogFiles/stoplight2.v 10
THIS IS THE 10 UNROLL RESULTS:
TESTING FOR FINAL STATE: 01000
s UNSATISFIABLE
My program took 0.048485755920410156 seconds to run
```

3. Compare your results using SAT-based reachability to the results from random simulation. Explain any differences in results and what causes them. Are there any limitations in SAT-based reachability due to only checking whether a state is reachable in the last unrolling and not intermediate ones? How might you improve the symbolic search to avoid this limitation?

There are some cases where the SAT-based reachability results differ from the Verilog testbench results like in ex3 Verilog file. This is because the SAT is an exhaustive test whereas my Verilog testbenches use random inputs. There may be times when we get unlucky with the random generator especially if it requires lot of random input (looking for a specific input out of all combinations). The limitation of a SAT solver depends on how you write the your DIMACS file. If there is a problem with only checking whether a state is reachable in the last unrolling and not intermediate ones, then you can write your DIMACS file to be NSO\_1 or NSO\_2 or NSO\_3 depending on what you are search for. Another way is to check your state at unrolling 1, unrolling 2, ..., up to the last unrolling.

4. Submit the source code of your program as a separate file with your report and include instructions for how to run it for testing.

Should be attached, if not:

https://github.com/achen173/Modeling Embedding Systems

5. For the benchmark stoplight1.v, check whether the target state is reachable as the ith state after the initial state for i=1,2,...,32. This should be done by invoking your program (and the SAT solver) 32 times while changing the input argument that specifies the number of unrollings. You can do this using a script. Report the values of i for which the target state is reachable. How does this compare with your results from A.2?

```
SKTOP-TM62I39:/mnt/c/Users/Alan Chen/Desktop/ECE597/Lab 1/PythonFiles/Part2$ python3.6 main.py -c verilogFiles/stoplight1.v 32
THIS IS THE 1 UNROLL RESULTS:
TESTING FOR FINAL STATE: 0100
 UNSATTSETABLE
THIS IS THE 2 UNROLL RESULTS:
TESTING FOR FINAL STATE: 0100
  UNSATISFIABLE
THIS IS THE 3 UNROLL RESULTS:
TESTING FOR FINAL STATE: 0100
  UNSATISFIABLE
THIS IS THE 4 UNROLL RESULTS:
TESTING FOR FINAL STATE: 0100
  SATTSETABLE
   -1 -2 -3 -4 -5 -6 -7 8 -9 -10 11 -12 -13 -14 15 16 17 18 19 20 -21 -22 -23
  -24 -25 26 -27 -28 -29 30 -31 -32 -33 -34 -35 -36 37 38 39 40 -41 -42 -43 44 -45 -46 -47 -48 49 50 51 52 53 54 55 56 57 -58 59 -60 -61 -62 -63 -64 65 66
  -43 -40 -47 -48 49 30 31 32 33 34 33 30 37 -38 39 -60 -61 -62 -63 -64 63 60 67 68 69 70 71 72 73 74 75 76 -77 -78 -79 80 81 82 83 -84 85 86 -87 -88 -89 90 -91 92 -93 94 -95 -96 -97 -98 -99 -100 101 102 103 104 105 106 107 -108 109 110 111 -112 113 114 115 -116 -117 -118 -119 120 -121 -122 -123 -124 -125 -126 -127 -128 -129 130 -131 -132 -133 134 -135 -136 137 -138 139 140 141
   -142 143 -144 -145 146 -147 148 -149 -150 -151 152 153 154 155 -156 -157 -158
    -159 -160 161 162 163 164 165 166 167 168 -169 -170 -171 -172 -173 -174 -175
   176 -177 -178 179 -180 181 182 -183 184 185 -186 -187 188 -189 -190 191 192
   -193 -194 195 -196 197 198 -199 200 -201 -202 -203 -204 -205 -206 -207 -208 209 210 211 212 213 214 -215 216 217 -218 -219 220 -221 222 223 -224 225 226
   -227 228 229 230 -231 232 -233 234 -235 236 -237 238 -239 240 241 -242 243
THIS IS THE 5 UNROLL RESULTS:
TESTING FOR FINAL STATE: 0100
  UNSATISFIABLE
THIS IS THE 6 UNROLL RESULTS:
TESTING FOR FINAL STATE: 0100
  UNSATISFIABLE
THIS IS THE 7 UNROLL RESULTS:
TESTING FOR FINAL STATE: 0100
 UNSATTSETABLE
```

i-Values = 4, 12 - 32

My answer is consistent with my results from A.2. It is reachable at exactly 4 clock cycles (minimum). However, it is also reachable with anything above 12 clock cycle.

# 6. Repeat previous question using benchmark stoplight2.v. How does this compare to your finding from random execution of stoplight2.v in A.4?

```
lanchen@DESKTOP-TM62I39:/mnt/c/Users/Alan Chen/Desktop/ECE597/Lab 1/PythonFiles/Part2$ python3.6 main.py -c verilogFiles/stoplight2.v 32
THIS IS THE 1 UNROLL RESULTS:
TESTING FOR FINAL STATE: 01000
 UNSATISFIABLE
THIS IS THE 2 UNROLL RESULTS:
TESTING FOR FINAL STATE: 01000
 UNSATISFIABLE
THIS IS THE 3 UNROLL RESULTS:
TESTING FOR FINAL STATE: 01000
 UNSATISFIABLE
THIS IS THE 4 UNROLL RESULTS:
TESTING FOR FINAL STATE: 01000
 UNSATISFIABLE
THIS IS THE 5 UNROLL RESULTS:
TESTING FOR FINAL STATE: 01000
 UNSATISFIABLE
THIS IS THE 6 UNROLL RESULTS:
TESTING FOR FINAL STATE: 01000
 UNSATISFIABLE
THIS IS THE 7 UNROLL RESULTS:
TESTING FOR FINAL STATE: 01000
THIS IS THE 8 UNROLL RESULTS:
TESTING FOR FINAL STATE: 01000
 UNSATISFIABLE
THIS IS THE 9 UNROLL RESULTS:
TESTING FOR FINAL STATE: 01000
 UNSATISFIABLE
```

#### i-Values = 15 – 32

My results are inconsistent with the random execution of stoplight2.v from A.4 because the testbench use random input. With the # of unrolling to succeed (15-32), the odds for a correct random input decrease. Therefore, it is expected to be inconsistent.

7. Given the number of state bits in the stoplight designs, is it correct to conclude that any states not reachable within 32 unrollings will remain unreachable with more unrollings? Justify your answer.

Yes, because there are in stoplight has a maximum of 5-bit state, so 2^5 = 32 possibilities. As a result, the 32 unrolling's covers all possibilities.