Due: 3 Apr 2019

| Full Name: Alpha:                                                         |  |  |  |  |  |  |
|---------------------------------------------------------------------------|--|--|--|--|--|--|
| Circle Your Section: Aviv/1001 Aviv/2001 Aviv/4001 Choi/5001 Missler/5002 |  |  |  |  |  |  |
| Total Points: 62                                                          |  |  |  |  |  |  |
| Preliminary: Carefully do the assigned reading for Chapter 4 (4.1-4.4)    |  |  |  |  |  |  |
|                                                                           |  |  |  |  |  |  |

1. [10 points] Fill in the needed control value (0 or 1) for each case:

| Inst.  | RegDest | ALUSrc | MemToReg | RegWrite | MemRead | MemWrite | Branch | ALUOp 1 | ALUOp 2 |
|--------|---------|--------|----------|----------|---------|----------|--------|---------|---------|
| R-Type |         |        |          |          |         |          |        |         |         |
| lw     |         |        |          |          |         |          |        |         |         |
| sw     |         |        |          |          |         |          |        |         |         |
| beq    |         |        |          |          |         |          |        |         |         |

| 2. | Fill in the correct signal name by looking back at the data path diagram. ALUSrc, MemtoReg, MemRead, MemWrite, Branch, RegDst, RegWrite | Possible answers include:      |
|----|-----------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|
|    | (a) [1 point] Signal Name                                                                                                               | -                              |
|    | • Effect when de-asserted (0): The register destination number for from the rt field (bits 20-26)                                       | the write register comes       |
|    | • Effect when asserted (1): The register destination number for the the rd field (bits 15-11)                                           | $write\ register\ comes\ from$ |
|    | (b) [1 point] Signal Name                                                                                                               | -                              |
|    | • Effect when de-asserted (0): None                                                                                                     |                                |
|    | • Effect when asserted (1): The register on the write register input on the Write data input                                            | is written with the value      |
|    | (c) [1 point] Signal Name                                                                                                               | -                              |
|    | • Effect when de-asserted (0): The second ALU operand comes from output (Read Data 2)                                                   | m the second register file     |
|    | • Effect when asserted (1): The second ALU operand is sign-exter instruction                                                            | nded, lower 16 bits of the     |
|    | (d) [1 point] Signal Name                                                                                                               | _                              |
|    | • Effect when de-asserted (0): The PC is replaced by the output of the value of PC+4                                                    | the adder that computes        |
|    | • Effect when asserted (1): The PC is replaced by the output of the value of branch target (privided taht <i>Zero</i> signal is true)   | adder that computes the        |
|    | (e) [1 point] Signal Name                                                                                                               | _                              |
|    | • Effect when de-asserted (0): None                                                                                                     |                                |
|    | • Effect when asserted (1): Data memory contents designated by to on the <i>Read Data</i> output                                        | the address input are put      |
|    | (f) [1 point] Signal Name                                                                                                               | _                              |
|    | • Effect when de-asserted (0): None                                                                                                     |                                |
|    | • Effect when asserted (1): Data memory contents designated by placed by the value of the Write Data input                              | the address input are re-      |
|    | (g) [1 point] Signal Name                                                                                                               | -                              |
|    | • Effect when de-asserted (0): The value fed to the register Writ ALU                                                                   | e Data input comes from        |
|    | • Effect when asserted (1): The value fed to the register Write Dedata memory                                                           | ata input comes from the       |

| 3. | A "stuck-at-0" fault is a defect that can occur during manufacturing, where a particular signal becomes |
|----|---------------------------------------------------------------------------------------------------------|
|    | hardwired to zero. Considering the single-cycle implementation shown in Figure 4.17 on page 265,        |
|    | describe the effect that a stuck-at-0 fault would have for each of the following signals.               |
|    | Which instructions, if any, will not work correctly? Explain why.                                       |

The first is done for you as an example. Consider the instructions: R-type, lw, sw, beq.

NOTE – explain specifically what goes wrong in each case – do NOT just say "MemRead is supposed to one for that instruction." ALSO – is it completely broken, or only sometimes??

- (a) ALUSrc=0:
  - lw and sw would not work, because the immediate value from the instruction couldn't be provided to the ALU as needed.
- (b) [3 points] MemRead = 0

(c) [3 points] MemWrite = 0

(d) [3 points] ALUop1 = 0

(e) [3 points] ALUop0 = 0

(f) [3 points] RegWrite = 0

4. [15 points] Consider the jr \$rs instruction (jump register) which is described as an R-type instruction that sets the next PC to the value in register \$rs — not the same as the immediate j instruction. The jr has the following bit layout.

| opcode  |        |         |         |         | func   |
|---------|--------|---------|---------|---------|--------|
| 1000000 | rs     | 00000 I | 00000 I | 00000 I | 001000 |
| 6-bits  | 5-bits | 5-bits  | 5-bits  | 5-bits  | 6-bits |

We wish to add this instruction to our single-cycle implementation. To make this happen, we

- (a) modify the control chart below by adding a new row and any new signals if necessary, and
- (b) necessary hardware (gates, addres, wires, etc.) to the single-cycle datapath.

Modify the control chart below by completing the jr row and adding any columns for new signals you may need to complete the logic. Hint: You might want to draw the gates first before doing this part. Also, note that the values for signals for R-Type, lw, sw, and beq are left blank because they are answers to another question, but you should still be filling in the jr row of the table and the signal values for any new control signals you may need to add.

| Inst.  | RegDest | ALUSrc | MemToReg | RegWrite | MemRead | MemWrite | Branch | ALUOp 1 | ALUOp 2 |
|--------|---------|--------|----------|----------|---------|----------|--------|---------|---------|
| R-Type |         |        |          |          |         |          |        |         |         |
| lw     |         |        |          |          |         |          |        |         |         |
| sw     |         |        |          |          |         |          |        |         |         |
| beq    |         |        |          |          |         |          |        |         |         |
| jr     |         |        |          |          |         |          |        |         |         |

Add the necessary hardware (gates, addresses, wires, etc.) to the single cycle data/control path picture below:



5. [15 points] Do the same as the previous question for the lui instruction. Recall that the lui (load upper immediate) has the following format for lui rt, imm

| opcode |        |        |         | func       |
|--------|--------|--------|---------|------------|
| 001111 |        | •      | imm     | <br> <br>, |
| 6-bits | 5-bits | 5-bits | 16-bits |            |

where the lower halfword (16-bits) of the immediate value imm is loaded into the upper halfword of register rt. The lower bits of the register are set to 0.

There are multiple ways to solve this problem. In addition to completing the chart, you are required to provide some brief text explaining how your solution works below.

Modify the control chart below by completing the lui row and adding any columns for new signals you may need to complete the logic. Hint: You might want to draw the gates first before doing this part. Also, note that the values for signals for R-Type, lw, sw, and beq are left blank because they are answers to another question, but you should still be filling in the jr row of the table and the signal values for any new control signals you may need to add.

| Inst.  | RegDest | ALUSrc | MemToReg | RegWrite | MemRead | MemWrite | Branch | ALUOp 1 | ALUOp 2 |
|--------|---------|--------|----------|----------|---------|----------|--------|---------|---------|
| R-Type |         |        |          |          |         |          |        |         |         |
| lw     |         |        |          |          |         |          |        |         |         |
| sw     |         |        |          |          |         |          |        |         |         |
| beq    |         |        |          |          |         |          |        |         |         |
| lui    |         |        |          |          |         |          |        |         |         |

Add the necessary hardware (gates, addresses, wires, etc.) to the single cycle data/control path picture below:

