

### **APPLICATION NOTE**

### Atmel AT06068: SAM4E Schematic Checklist

#### **Atmel ATSAM4E**

#### Introduction

A good hardware design comes from a proper schematic. Since SAM4E devices have a fair number of pins and functions, the schematic for these devices can be large and quite complex.

This application note describes a common checklist which should be used when starting and reviewing the schematics for a SAM4E design.

#### **Features**

- Power circuits
- ADC connection
- Clock and crystal oscillators
- JTAG and SWD debug ports
- USB connection
- Boot Program constraints
- Suggested reading

### **Table of Contents**

| 1. | Sche | ematic Checklist                      | 3  |
|----|------|---------------------------------------|----|
|    | 1.1  | Single Power Supply Strategy          | 3  |
|    | 1.2  | Dual Power Supply Strategy            |    |
|    | 1.3  | Backup Unit Externally Supplied       |    |
|    | 1.4  | Clocks, Oscillator and PLL            |    |
|    | 1.5  | Serial Wire and JTAG                  | 11 |
|    | 1.6  | Flash Memory                          | 12 |
|    | 1.7  | Reset and Test Pins                   |    |
|    | 1.8  | PIOs 12                               |    |
|    | 1.9  | Parallel Capture Mode                 | 12 |
|    | 1.10 | Analog Front End                      |    |
|    | 1.11 | 12-bit DAC                            |    |
|    | 1.12 | USB Device (UDP)                      | 13 |
|    | 1.13 | Static Memory Controller (SMC)        |    |
| 2. | SAM  | 14E Boot Program Constraints          | 15 |
|    | 2.1  | SAM-BA Boot                           |    |
| 3. | Sug  | gested Reading                        | 16 |
|    | 3.1  | Device Datasheet                      |    |
|    | 3.2  | Evaluation Kit User Guide             |    |
|    | 3.3  | USB Specification                     |    |
|    | 3.4  | ARM Documentation on Cortex-M4 Core   |    |
|    | J.∓  | 7 TAN DOGINGRALION ON CORLOX WIT COLC | 10 |
| 4. | Revi | sion history                          | 17 |



### 1. Schematic Checklist

### 1.1 Single Power Supply Strategy

Figure 1-1. Single Power Supply Schematic Example



Table 1-1. Single Power Supply Checklist

| $\overline{\mathbf{V}}$ | Signal name | Recommended pin connection                                                                |                       | Description                                                                                                                                                                          |
|-------------------------|-------------|-------------------------------------------------------------------------------------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                         | VDDIN       | 1.62V to 3.6V  Decoupling/Filtering capacitors  (10µF or higher ceramic capacitor) (1)(2) | Powers                | the voltage regulator, ADC, DAC and Analog comparator power supply.                                                                                                                  |
|                         |             | 1.62V to 3.6V                                                                             | part, 3<br>Decoupling | the peripheral I/Os, USB transceiver, Backup 2kHz crystal oscillator and oscillator pads. p/Filtering capacitors must be added to improve ostability and reduce source voltage drop. |
|                         | VDDIO       | Decoupling/Filtering capacitors<br>(100nF and 10µF) (1)(2)                                | Warning:              | At power-up VDDIO needs to reach 0.6V before VDDIN reaches 1.0V                                                                                                                      |
|                         |             |                                                                                           | Warning:              | VDDIO voltage needs to be equal or below to (VDDIN voltage +0.5V)                                                                                                                    |



| VDDOUT  | Decoupling/filtering capacitor<br>(100nF and 2.2µF) (1)(2)                                               | 1.2V output of the main voltage regulator.  Decoupling/Filtering capacitors must be added to guarantee stability. |
|---------|----------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|
| VDDCORE | 1.08V to 1.32V  Must be connected directly to VDDOUT pin.  Decoupling/filtering capacitor (100nF) (1)(2) | Power the Core, the embedded memories and the peripherals.                                                        |
| VDDPLL  | 1.08V to 1.32V<br>Decoupling/filtering RLC circuit (1)(2)                                                | Powers PLLA, PLLB, the Fast RC and the 3 - 20MHz oscillator.  Maximum voltage ripple is 10mV.                     |
| GND     | Ground                                                                                                   | Ground pins GND are common to VDDIO, VDDPLL and VDDCORE                                                           |

Note: Restrictions:

- For USB, VDDIO needs to be greater than 3.0V.

- For AFE, DAC VDDIN needs to be greater than 2.4V.

Note: 1. These values are given only as a typical example.

2. Capacitors should be placed as close as possible to each pin in the signal group, vias should be avoided.



### 1.2 Dual Power Supply Strategy

Figure 1-2. Dual Power Supply Schematic Example



Table 1-2. Dual Power Supply Checklist

| $\overline{\checkmark}$ | Signal name | Recommended pin connection                                                                                         |                  | Description                                                                                                                                                                                                                                                                                                                  |
|-------------------------|-------------|--------------------------------------------------------------------------------------------------------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                         | VDDIN       | 2.0V to 3.6V Decoupling/Filtering capacitors (10µF or higher ceramic capacitor) (1)(2)                             | Powers           | the voltage regulator, ADC, DAC and Analog comparator power supply.                                                                                                                                                                                                                                                          |
|                         | VDDIO       | 1.62V to 3.6V<br>Connected to main supply<br>Decoupling/Filtering capacitors<br>(100nF and 10μF) <sup>(1)(2)</sup> | part, 3<br>Decou | the peripheral I/Os, USB transceiver, Backup 32kHz crystal oscillator and oscillator pads. spling/Filtering capacitors must be added to tartup stability and reduce source voltage drop.  At power-up VDDIO needs to reach 0.6V before VDDIN reaches 1.0V  VDDIO voltage needs to be equal or below to (VDDIN voltage +0.5V) |



| VDDOUT  | Decoupling/filtering capacitor<br>(10nF and 2.2μF) <sup>(1)(2)</sup>                               | 1.2V Output of the main voltage regulator.  Decoupling/Filtering capacitors must be added to guarantee stability. |
|---------|----------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|
| VDDCORE | 1.08V to 1.32V Connected to VDDCORE supply Decoupling/filtering capacitors (100nF and 10µF) (1)(2) | Power the Core, the embedded memories and the peripherals.                                                        |
| VDDPLL  | 1.08V to 1.32V Connected to VDDCORE supply Decoupling/filtering RLC circuit (1)(2)                 | Powers PLLA, PLLB, the Fast RC and the 3 - 20MHz oscillator.  Maximum voltage ripple is 10mV.                     |
| GND     | Ground                                                                                             | Ground pins GND are common to VDDIO, VDDPLL and VDDCORE.                                                          |

#### Notes: Restrictions:

- For USB, VDDIO needs to be greater than 3.0V.
- For AFE, DAC VDDIN needs to be greater than 2.4V.
- 1. These values are given only as a typical example.
- 2. Capacitor should be placed as close as possible to each pin in the signal group, vias should be avoided.



### 1.3 Backup Unit Externally Supplied

Figure 1-3. Backup Unit Externally Supplied Schematic Example



Note: The two diodes provide a "switchover circuit" (for illustration purpose) between the backup battery and the main supply when the system is put in backup mode.



Table 1-3. Backup Unit Externally Supplied Checklist

| V | Signal name | Recommended pin connection                                                                | Description                                                                                                                                                                                                                                                                                                                                                               |  |
|---|-------------|-------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|   | VDDIN       | 1.62V to 3.6V  Decoupling/Filtering capacitors  (10µF or higher ceramic capacitor) (1)(2) | Powers the voltage regulator                                                                                                                                                                                                                                                                                                                                              |  |
|   | VDDIO       | 1.62V to 3.6V<br>Decoupling/Filtering capacitors<br>(100nF and 10μF) <sup>(1)(2)</sup>    | Powers the peripheral I/Os, USB transceiver, Backup part, 32kHz crystal oscillator and oscillator pads.  Decoupling/Filtering capacitors must be added to improve startup stability and reduce source voltage drop.  Warning: At power-up VDDIO needs to reach 0.6V before VDDIN reaches 1.0V  Warning: VDDIO voltage needs to be equal or below to (VDDIN voltage +0.5V) |  |
|   | VDDOUT      | Decoupling/filtering capacitor<br>(100nF and 2.2µF) (1)(2)                                | 1.2V Output of the main voltage regulator.  Decoupling/Filtering capacitors must be added to guarantee stability.                                                                                                                                                                                                                                                         |  |
|   | VDDCORE     | 1.08V to 1.32V Connected to VDDOUT supply Decoupling/filtering capacitor (100nF) (1)(2)   | Power the Core, the embedded memories and the peripherals.                                                                                                                                                                                                                                                                                                                |  |
|   | VDDPLL      | 1.08V to 1.32V<br>Connected to VDDOUT supply<br>Decoupling/filtering RLC circuit (1)(2)   | Powers PLLA, PLLB, the Fast RC and the 3 - 20MHz oscillator.  Maximum voltage ripple is 10mV.                                                                                                                                                                                                                                                                             |  |
|   | GND         | Ground                                                                                    | Ground pins GND are common to VDDIO, VDDPLL and VDDCORE.                                                                                                                                                                                                                                                                                                                  |  |

Notes: Restrictions:

- For USB, VDDIO needs to be greater than 3.0V.

- For AFE, DAC VDDIN needs to be greater than 2.4V.

Notes: 1. These values are given only as a typical example.

2. Capacitor should be placed as close as possible to each pin in the signal group, vias should be avoided.



## 1.4 Clocks, Oscillator and PLL

Table 1-4. Clocks, Oscillator and PLL Checklist

| V | Signal name                                                 | Recommended pin connection                                                                                                                                                       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|---|-------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|   | PB9/XIN<br>PB8/XOUT<br>Main<br>Oscillator in<br>Normal Mode | Crystals between 3 and 20MHz  Capacitors on XIN and XOUT (crystal load capacitance dependant)  1kΩ resistor on XOUT only required for crystals with frequencies lower than 8MHz. | Internal Equivalent Load Capacitance (CL):  CL = 9.5pF  Crystal Load Capacitance, ESR, Drive Level and Shunt Capacitance to validate.  CL  SAM4E  XOUT  The external load capacitance is calculated with the following formula:  CLEXT=2*(Ccrystal-CL)  Refer to the Crystal Oscillators Design Consideration Information section of the SAM4E Series Datasheet.  By default, at startup the chip runs out of the Master Clock using the fast RC oscillator running at 4MHz. |
|   | PB9/XIN PB8/XOUT  Main Oscillator in Bypass Mode            | PB9/XIN: external clock source<br>PB8/XOUT: can be left<br>unconnected or used as GPIO.                                                                                          | 1.62V to 3.6V Square wave signal (VDDIO) External Clock Source up to 50MHz Duty Cycle: 40 to 60% By default, at startup the chip runs out of the Master Clock using the fast RC oscillator running at 4MHz.                                                                                                                                                                                                                                                                  |
|   | 4/8/12MHz<br>Fast Internal<br>RC Oscillator                 | PB9/XIN and PB8/XOUT: can be left unconnected or used as GPIO                                                                                                                    | Powered up by VDDPLL The output frequency is configurable through the PMC registers. The Fast RC oscillator is calibrated in production. The frequency can be trimmed by software. Duty Cycle: 40 to 60%  By default, at startup the chip runs out of the Master Clock using the fast RC oscillator running at 4MHz.                                                                                                                                                         |



|                                                                |                                                                                      | Internal parasitic capacitance C <sub>para</sub> =0.7pF Crystal Load Capacitance, ESR, Drive Level and Shunt Capacitance to validate.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
|----------------------------------------------------------------|--------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| PA7/XIN32<br>PA8/XOUT:<br>32kHz Crysi<br>used                  | 32.768kHz Crystal Capacitors on XIN32 and XOUT32 (crystal load                       | CLEXT CCRYSTAL CLEXT  CLEXT SCRIPT CLEXT  CLEXT CLEXT  CLEXT CLEXT  CLEXT CLEXT  CLEXT CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CLEXT  CL |  |
| PA7/XIN32<br>PA8/XOUT3<br>32kHz<br>Oscillator in<br>bypass mod | PA7/XIN32: external clock source PA8/XOUT32: can be left unconnected or use as GPIO. | 1.62V to 3.6V Square wave signal (VDDIO) External Clock Source up to 44kHz Duty Cycle: 40 to 60% By default at start-up the chip runs out of the embedded 32kHz RC oscillator                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |



#### **Serial Wire and JTAG** 1.5

| V | Signal name      | Recommended pin connection                                                                                                                            | Description                                                                      |
|---|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|
|   | TCK/SWCLK/PB7    | Application dependant If debug mode is not required this pin can be use as GPIO                                                                       | Reset State: - SWJ-DP Mode - Internal pull-up disabled - Schmitt Trigger enabled |
|   | TMS/SWDIO/PB6    | Application dependant If debug mode is not required this pin can be use as GPIO                                                                       | Reset state: - SWJ-DP Mode - Internal pull-up disabled - Schmitt Trigger enabled |
|   | TDI/PB4          | Application dependant If debug mode is not required this pin can be use as GPIO                                                                       | Reset state: - SWJ-DP Mode - Internal pull-up disabled - Schmitt Trigger enabled |
|   | TDO/TRACESWO/PB5 | Application dependant If debug mode is not required this pin can be use as GPIO                                                                       | Reset state: - SWJ-DP Mode - Internal pull-up disabled - Schmitt Trigger enabled |
|   | JTAGSEL          | Application dependant.  Must be tied to VDDIO to enter JTAG Boundary Scan.  In harsh environments, It is strongly recommended to tie this pin to GND. | Permanent Internal pull-down resistor (15k $\Omega$ )                            |

Figure 1-4. JTAG Schematic Example with 20-pin Connector



Figure 1-5. SWD Schematic Example with a 10-pin Connector





11

## 1.6 Flash Memory

| $\overline{\mathbf{V}}$ | Signal name | Recommended pin connection                                                           | Description                                                                                                                                               |
|-------------------------|-------------|--------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
|                         | ERASE/PB12  | Application dependant. If hardware erase is not required this pin can be use as GPIO | Internal pull-down resistor (100kΩ).  Must be tied to VDDIO to erase the General Purpose NVM bits (GPNVMx), the whole Flash content and the security bit. |
|                         |             |                                                                                      | Reset state: Erase Input, with a 100kΩ Internal                                                                                                           |
|                         |             |                                                                                      | pull down and Schmitt trigger enabled                                                                                                                     |

### 1.7 Reset and Test Pins

| V | Signal name | Recommended pin connection                                                                                                                                                       | Description                                                                                      |
|---|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|
|   | NRST        | Application dependent. Can be connected to a push button for hardware reset.                                                                                                     | By default, the NRST pin is configured as an input Permanent internal pull-up resistor to VDDIO. |
|   | TST         | TST pin can be left unconnected in normal mode.  To enter in FFPI mode TST pin must be tied to VDDIO.  In harsh environments, It is strongly recommended to tie this pin to GND. | Permanent internal pull-down resistor (15k $\Omega$ ).                                           |

#### 1.8 PIOs

| $\overline{\checkmark}$ | Signal name                  | Recommended pin connection                 | Description                                                                                                                                  |
|-------------------------|------------------------------|--------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|
|                         | PAx – PBx - PCx<br>PDx - PFx | Application Dependant (Pulled-up on VDDIO) | At reset, all PIOs are in IO or System IO mode with Schmitt trigger inputs and internal pull-up enabled.                                     |
|                         | PDX - PEX                    |                                            | To reduce power consumption, if not used, the concerned PIO can be configured as an output and driven at '0' with internal pull-up disabled. |

## 1.9 Parallel Capture Mode

| V | Signal name   | Recommended pin connection                 | Description                       |
|---|---------------|--------------------------------------------|-----------------------------------|
|   | PIODC0-PIODC7 | Application Dependant (Pulled-up on VDDIO) | Parallel Mode capture Data        |
|   | PIODCCLK      | Application Dependant (Pulled-up on VDDIO) | Parallel Mode capture Clock       |
|   | PIODCEN1-2    | Application Dependant (Pulled-up on VDDIO) | Parallel Mode capture mode enable |

### 1.10 Analog Front End

| $\overline{\mathbf{V}}$ | Signal name | Recommended pin connection                                                                                                                  | Description                                                                                                                                                                                  |
|-------------------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                         | ADVREF      | 2.0V to VDDIN(*) Decoupling capacitor(s).  (*) 2.0V is used for 10-bit ADC resolution only. In other case the minimum ADVREF value is 2.4V. | ADVREF is a pure analog input. ADVREF is the voltage reference for the ADC, DAC and Analog comparator.  To reduce power consumption, if analog features are not used, connect ADVREF to GND. |

| V | Signal name | Recommended pin connection | Description                |
|---|-------------|----------------------------|----------------------------|
|   | AD0-AD14    | 0 to ADVREF                | ADC Channels               |
|   | ADTRG       | V <sub>DDIO</sub>          | ADC External Trigger input |



### 1.11 12-bit DAC

| V | Signal name | Recommended pin connection | Description                |
|---|-------------|----------------------------|----------------------------|
|   | DAC0-DAC1   | 1/6* ADVREF to 5/6* ADVREF | -                          |
|   | DACTRG      | VDDIO                      | DAC External Trigger input |

### 1.12 USB Device (UDP)

| $\overline{\mathbf{V}}$ | Signal name | Recommended pin connection                                                                             | Description                |
|-------------------------|-------------|--------------------------------------------------------------------------------------------------------|----------------------------|
|                         | DDP/PB11    | Application dependent <sup>(4)</sup> If USB device support is not required this pin can be use as GPIO | Reset State:<br>- USB Mode |
|                         |             | If UDP is not used, this pin can be left unconnected                                                   | - Internal Pull-down       |
|                         | DDM/PB10    | Application dependent <sup>(4)</sup> If USB device support is not required this pin can be use as GPIO | Reset State: - USB Mode    |
|                         |             | If UDP is not used, this pin can be left unconnected                                                   | - Internal Pull-down       |

Note: 4. USB Device Typical connection:





## 1.13 Static Memory Controller (SMC)

| V | Signal name | Recommended pin connection | Description                                                                                                                                               |
|---|-------------|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
|   |             |                            | Data Bus (D0 to D15)                                                                                                                                      |
|   | D0-D15      | Application dependent      | Note: Data bus lines are multiplexed with the PIOC controller. Their I/O line reset state is input with pull-up enabled.                                  |
|   | A0-A23      | Application dependent      | Address Bus (A0 to A23)  Note: Data bus lines are multiplexed with the PIOA & PIOC controllers. Their I/O line reset state is input with pull-up enabled. |
|   | NWAIT       | Application dependent      | NWAIT pin is an active low input.  Note: NWAIT is multiplexed with PC13.                                                                                  |



### 2. SAM4E Boot Program Constraints

See AT91SAM Boot Program section of the SAM4E Series Datasheet for more details on the boot program.

#### 2.1 SAM-BA Boot

The SAM-BA® Boot Assistant supports serial communication via the UART or USB device port:

- UART0 Hardware Requirements: none
- USB Device Hardware Requirements: external crystal or External clock <sup>(1)</sup> with frequency of: 11.289MHz / 12.000MHz / 16.000MHz / 18.432MHz

Note: 1. Must be 2500ppm and 1.62V to 3.6V (V<sub>DDIO</sub>) Square Wave Signal.

Table 2-1. Pins Driven During SAM-BA Boot Program Execution

| Peripheral | Pin   | PIO Line |
|------------|-------|----------|
| UART0      | URXD0 | PA9      |
| UART0      | UTXD0 | PA10     |



15

### 3. Suggested Reading

#### 3.1 Device Datasheet

The device datasheet contains block diagrams of the peripherals and details about implementing firmware for the device. It also contains the electrical specifications and expected characteristics of the device.

The datasheet is available on http://www.atmel.com/ in the Datasheets section of the product page.

#### 3.2 Evaluation Kit User Guide

The SAM4E-EK user guide contains schematics that can be used as a starting point when designing with the SAM4E devices. This user guide is available on <a href="http://www.atmel.com/">http://www.atmel.com/</a> in the documents section of the SAM4E-EK page.

### 3.3 USB Specification

The Universal Serial Bus specification is available from http://www.usb.org.

#### 3.4 ARM Documentation on Cortex-M4 Core

- Cortex<sup>®</sup>-M4 Devices Generic User Guide for revision r0p1
- Cortex-M4 Technical Reference Manual for revision r0p1

These documents are available at http://www.arm.com/ in the info center section.



# 4. Revision history

| Doc. Rev. | Date    | Comments |
|-----------|---------|----------|
| 42231A    | 12/2013 | Initial  |





#### **Atmel Corporation**

1600 Technology Drive San Jose, CA 95110 USA

**Tel:** (+1)(408) 441-0311 **Fax:** (+1)(408) 487-2600

www.atmel.com

#### Atmel Asia Limited

Unit 01-5 & 16, 19F BEA Tower, Millennium City 5 418 Kwun Tong Road Kwun Tong, Kowloon HONG KONG

**Tel:** (+852) 2245-6100 **Fax:** (+852) 2722-1369

#### Atmel Munich GmbH

Business Campus Parkring 4 D-85748 Garching b. Munich GERMANY

**Tel:** (+49) 89-31970-0 **Fax:** (+49) 89-3194621

#### Atmel Japan G.K.

16F Shin-Osaki Kangyo Building 1-6-4 Osaki, Shinagawa-ku Tokyo 141-0032

JAPAN

**Tel:** (+81)(3) 6417-0300 **Fax:** (+81)(3) 6417-0370

© 2013 Atmel Corporation. All rights reserved. / Rev.: 42231A-SAM4E-12/2013

Atmel®, Atmel logo and combinations thereof, Enabling Unlimited Possibilities®, SAM-BA®, and others are registered trademarks or trademarks of Atmel Corporation or its subsidiaries. ARM® and Cortex® are registered trademarks of ARM Ltd. Other terms and product names may be trademarks of others.

Disclaimer: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN THE ATMEL TERMS AND CONDITIONS OF SALES LOCATED ON THE ATMEL WEBSITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDENTAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS AND PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and products descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life.