

MT9F002: Register Reference

# MT9F002 Registers

For more information, refer to the data sheet on Aptina's Web site: www.aptina.com

# MT9F002 Register Reference



# MT9F002: Register Reference Table of Contents

### **Table of Contents**

| Introduction                                           | 4  |
|--------------------------------------------------------|----|
| How to Access Registers                                | 4  |
| Register Notation                                      |    |
| Register Aliases                                       | 4  |
| Bit Fields                                             | 4  |
| Bit Field Aliases                                      | 4  |
| Byte Ordering                                          | 4  |
| Address Alignment                                      | 5  |
| Bit Representation                                     | 5  |
| Data Format                                            | 5  |
| Register Behavior                                      | 5  |
| Double-Buffered Registers                              | 5  |
| Using grouped_parameter_hold                           | 5  |
| Bad Frames                                             |    |
| Register Lists and Default Values                      | 7  |
| SMIA Configuration Register List and Default Values    |    |
| SMIA Parameter Limit Register List and Default Values  | 11 |
| Manufacturer Specific Register List and Default Values | 14 |
| Register Descriptions                                  | 23 |
| SMIA Configuration Register Descriptions               | 23 |
| SMIA Parameter Limit Register Descriptions             | 28 |
| Manufacturer Specific Register Descriptions            |    |
| Revision History                                       | 62 |



MT9F002: Register Reference List of Tables

### **List of Tables**

| Table 1: | Data Formats                                           | 5  |
|----------|--------------------------------------------------------|----|
| Table 2: | SMIA Configuration Register List and Default Values    | 7  |
| Table 3: | SMIA Parameter Limit Register List and Default Values  |    |
| Table 4: | Manufacturer Specific Register List and Default Values | 14 |
| Table 5: | SMIA Configuration Register Descriptions               |    |
| Table 6: | SMIA Parameter Limit Register Descriptions             |    |
| Table 7: | Manufacturer Specific Register Description             |    |



MT9F002: Register Reference Introduction

#### Introduction

This reference document describes the MT9F002 registers.

#### **How to Access Registers**

All the registers can be accessed by the two-wire serial interface with 16-bit addresses and 8- or 16-bit data.

For more detailed information on the interface protocol of the two-wire serial interface see the MT9F002 data sheet.

### **Register Notation**

The underlying mechanism for reading and writing registers provides byte write capability. However, it is convenient to consider some registers as multiple adjacent bytes. The MT9F002 uses 8-bit, 16-bit, and 32-bit registers, all implemented as 1 or more bytes at naturally aligned, contiguous locations in the address space.

In this document, registers are described either by address or by name. When registers are described by address, the size of the registers is explicit. For example, R0x3024 is an 8-bit register at address 0x3024, and R0x3000–1 is a 16-bit register at address 0x3000–0x3001. When registers are described by name, the size of the register is implicit. It is necessary to refer to the register table to determine that model\_id is a 16-bit register.

#### **Register Aliases**

A consequence of the internal architecture of the MT9F002 is that some registers are decoded at multiple addresses. Some registers in "configuration space" are also decoded in "manufacturer-specific space." To provide unique names for all registers, the name of the register within manufacturer-specific register space has a trailing underscore. For example, R0x0000–1 is model\_id, and R0x3000–1 is model\_id\_. The effect of reading or writing a register through any of its aliases is identical.

#### Bit Fields

Some registers provide control of several different pieces of related functionality, and this makes it necessary to refer to bit fields within registers. As an example of the notation used for this, the least significant 4 bits of the model\_id register are referred to as model\_id[3:0] or R0x0000–1[3:0].

#### **Bit Field Aliases**

In addition to the register aliases described above, some register fields are aliased in multiple places. For example, R0x0100 (mode\_select) has only one operational bit, R0x0100[0]. This bit is aliased to R0x301A–B[2]. The effect of reading or writing a bit field through any of its aliases is identical.

#### Byte Ordering

Registers that occupy more than one byte of address space are shown with the lowest address in the highest-order byte lane to match the byte-ordering on the bus. For example, the model\_id register is R0x0000-1. In the register table the default value is shown as 0x2600. This means that a read from address 0x0000 would return 0x26, and a read from address 0x0001 would return 0x00. When reading this register as two 8-bit transfers on the serial interface, the 0x26 will appear on the serial interface first, followed by the 0x00.



MT9F002: Register Reference Introduction

#### **Address Alignment**

All register addresses are aligned naturally. Registers that occupy 2 bytes of address space are aligned to even 16-bit addresses, and registers that occupy 4 bytes of address space are aligned to 16-bit addresses that are an integer multiple of 4.

#### **Bit Representation**

For clarity, 32-bit hex numbers are shown with an underscore between the upper and lower 16 bits. For example: 0x3000 01AB.

#### **Data Format**

Most registers represent an unsigned binary value or set of bit fields. For all other register formats, the format is stated explicitly at the start of the register description. The notation for these formats is shown in Table 1.

Table 1: Data Formats

| Name   | Description                                                                                                                                |  |
|--------|--------------------------------------------------------------------------------------------------------------------------------------------|--|
| FIX16  | Signed fixed-point, 16-bit number: two's complement number, 8 fractional bits.  Examples: 0x0100 = 1.0, 0x8000 = -128, 0xFFFF = -0.0039065 |  |
| UFIX16 | Unsigned fixed-point, 16-bit number: 8.8 format. Examples: 0x0100 = 1.0, 0x280 = 2.5                                                       |  |
| FLP32  | Signed floating-point, 32-bit number: IEEE 754 format. Example: 0x4280_0000 = 64.0                                                         |  |

#### **Register Behavior**

Registers vary from "read-only," "read/write," and "read, write-1-to-clear."

#### **Double-Buffered Registers**

Some sensor settings cannot be changed during frame readout. For example, changing R0x0344–5 (x\_addr\_start) partway through frame readout would result in inconsistent row lengths within a frame. To avoid this, the MT9F002 double-buffers many registers by implementing a "pending" and a "live" version. Reads and writes access the pending register. The live register controls the sensor operation.

The value in the pending register is transferred to a live register at a fixed point in the frame timing, called frame start. Frame start is defined as the point at which the first dark row is read out internally to the sensor. In the register tables the "Frame Sync'd" column shows which registers or register fields are double-buffered in this way.

#### Using grouped parameter hold

Register grouped\_parameter\_hold (R0x0104) can be used to inhibit transfers from the pending to the live registers. When the MT9F002 is in streaming mode, this register should be written to "1" before making changes to any group of registers where a set of changes is required to take effect simultaneously. When this register is written to "0," all transfers from pending to live registers take place on the next frame start.

An example of the consequences of failing to set this bit follows:

An external auto exposure algorithm might want to change both gain and integration time between two frames. If the next frame starts between these operations, it will have the new gain, but not the new integration time, which would return a frame with the wrong brightness that might lead to a feedback loop with the AE algorithm resulting in flickering.



MT9F002: Register Reference Introduction

#### **Bad Frames**

A bad frame is a frame where all rows do not have the same integration time or where offsets to the pixel values have changed during the frame.

Many changes to the sensor register settings can cause a bad frame. For example, when line\_length\_pck (R0x0342–3) is changed, the new register value does not affect sensor behavior until the next frame start. However, the frame that would be read out at that frame start will have been integrated using the old row width, so reading it out using the new row width would result in a frame with an incorrect integration time.

By default, bad frames are not masked. If the masked bad frame option is enabled, both LV and FV are inhibited for these frames so that the vertical blanking time between frames is extended by the frame time.

In the register tables, the "Bad Frame" column shows where changing a register or register field will cause a bad frame. This notation is used:

N—No. Changing the register value will not produce a bad frame.

Y—Yes. Changing the register value might produce a bad frame.

YM—Yes; but the bad frame will be masked out when mask\_corrupted\_frames (R0x0105) is set to "1."



# **Register Lists and Default Values**

Table 2 through Table 4 on page 14 list sensor registers and their default values. Table 5 on page 23 through Table 7 on page 31 list sensor registers and their descriptions.

Locations that are shown as "Reserved" should not be accessed. The default read values of these registers are subject to change.

Caution

The effect of writing to reserved registers is undefined and may include the possibility of causing permanent electrical damage to the sensor.

Note:

Green1 (G1) to corresponds to greenR or Gr; green2 (G2) corresponds to greenB or Gb.

### **SMIA Configuration Register List and Default Values**

# Table 2: SMIA Configuration Register List and Default Values

| Register<br>Dec(Hex) | Name                       | Data Format<br>(Binary) | Default Value<br>Dec(Hex) |
|----------------------|----------------------------|-------------------------|---------------------------|
| R0<br>(R0x0000)      | model_id                   | dddd dddd dddd dddd     | 11777<br>(0x2E01)         |
| R2<br>(R0x0002)      | revision_number            | dddd dddd               | 0<br>(0x00)               |
| R3<br>(R0x0003)      | manufacturer_id            | ???? ????               | 6<br>(0x06)               |
| R4<br>(R0x0004)      | smia_version               | ?????????               | 10<br>(0x0A)              |
| R5<br>(R0x0005)      | frame_count                | ?????????               | 255<br>(0xFF)             |
| R6<br>(R0x0006)      | pixel_order                | 0000 00??               | 0<br>(0x00)               |
| R8<br>(R0x0008)      | data_pedestal              | 0000 dddd dddd dddd     | 168<br>(0x00A8)           |
| R64<br>(R0x0040)     | frame_format_model_type    | ???? ????               | 1<br>(0x01)               |
| R65<br>(R0x0041)     | frame_format_model_subtype | ???? ????               | 18<br>(0x12)              |
| R66<br>(R0x0042)     | frame_format_descriptor_0  | ???? ???? ???? ????     | 20768<br>(0x5120)         |
| R68<br>(R0x0044)     | frame_format_descriptor_1  | ???? ???? ???? ????     | 4098<br>(0x1002)          |
| R70<br>(R0x0046)     | frame_format_descriptor_2  | ???? ???? ????          | 23768<br>(0x5CD8)         |
| R72<br>(R0x0048)     | frame_format_descriptor_3  | ???? ???? ????          | 0<br>(0x0000)             |
| R74<br>(R0x004A)     | frame_format_descriptor_4  | ???? ???? ????          | 0<br>(0x0000)             |
| R76<br>(R0x004C)     | frame_format_descriptor_5  | ???? ???? ????          | 0<br>(0x0000)             |
| R78<br>(R0x004E)     | frame_format_descriptor_6  | ???? ???? ????          | 0<br>(0x0000)             |
| R80<br>(R0x0050)     | frame_format_descriptor_7  | ???? ???? ???? ????     | 0<br>(0x0000)             |



Table 2: SMIA Configuration Register List and Default Values (continued)

| Register<br>Dec(Hex) | Name                       | Data Format<br>(Binary) | Default Value<br>Dec(Hex) |
|----------------------|----------------------------|-------------------------|---------------------------|
| R82<br>(R0x0052)     | frame_format_descriptor_8  | ???? ???? ????          | 0<br>(0x0000)             |
| R84<br>(R0x0054)     | frame_format_descriptor_9  | ???? ???? ???? ????     | 0<br>(0x0000)             |
| R86<br>(R0x0056)     | frame_format_descriptor_10 | 7777 7777 7777 7777     | 0<br>(0x0000)             |
| R88<br>(R0x0058)     | frame_format_descriptor_11 | 7777 7777 7777 7777     | 0<br>(0x0000)             |
| R90<br>(R0x005A)     | frame_format_descriptor_12 | ????? ????? ?????       | 0<br>(0x0000)             |
| R92<br>(R0x005C)     | frame_format_descriptor_13 | 7777 7777 7777          | 0<br>(0x0000)             |
| R94<br>(R0x005E)     | frame_format_descriptor_14 | ????? ????? ?????       | 0<br>(0x0000)             |
| R128<br>(R0x0080)    | analog_gain_capability     | 7777 7777 7777          | 1<br>(0x0001)             |
| R132<br>(R0x0084)    | analog_gain_code_min       | ????? ????? ?????       | 8<br>(0x0008)             |
| R134<br>(R0x0086)    | analog_gain_code_max       | ????? ????? ?????       | 4095<br>(0x0FFF)          |
| R136<br>(R0x0088)    | analog_gain_code_step      | ????? ????? ?????       | 1<br>(0x0001)             |
| R138<br>(R0x008A)    | analog_gain_type           | ????? ????? ?????       | 0<br>(0x0000)             |
| R140<br>(R0x008C)    | analog_gain_m0             | ????? ????? ?????       | 1<br>(0x0001)             |
| R142<br>(R0x008E)    | analog_gain_c0             | ???? ???? ????          | 0<br>(0x0000)             |
| R144<br>(R0x0090)    | analog_gain_m1             | ???? ???? ????          | 0<br>(0x0000)             |
| R146<br>(R0x0092)    | analog_gain_c1             | ???? ???? ????          | 8<br>(0x0008)             |
| R192<br>(R0x00C0)    | data_format_model_type     | ????? ?????             | 1<br>(0x01)               |
| R193<br>(R0x00C1)    | data_format_model_subtype  | ???? ????               | 5<br>(0x05)               |
| R194<br>(R0x00C2)    | data_format_descriptor_0   | ???? ???? ????          | 3084<br>(0x0C0C)          |
| R196<br>(R0x00C4)    | data_format_descriptor_1   | ???? ???? ????          | 2570<br>(0x0A0A)          |
| R198<br>(R0x00C6)    | data_format_descriptor_2   | ???? ???? ????          | 2056<br>(0x0808)          |
| R200<br>(R0x00C8)    | data_format_descriptor_3   | ???? ???? ???? ????     | 2568<br>(0x0A08)          |
| R202<br>(R0x00CA)    | data_format_descriptor_4   | ???? ???? ???? ????     | 3080<br>(0x0C08)          |
| R204<br>(R0x00CC)    | data_format_descriptor_5   | ????? ????? ?????       | 0<br>(0x0000)             |



Table 2: SMIA Configuration Register List and Default Values (continued)

| Register<br>Dec(Hex) | Name                     | Data Format<br>(Binary) | Default Value<br>Dec(Hex) |
|----------------------|--------------------------|-------------------------|---------------------------|
| R206<br>(R0x00CE)    | data_format_descriptor_6 | ???? ???? ???? ????     | 0<br>(0x0000)             |
| R256<br>(R0x0100)    | mode_select              | b000 0000               | 0<br>(0x00)               |
| R257<br>(R0x0101)    | image_orientation        | 0000 00dd               | 0<br>(0x00)               |
| R259<br>(R0x0103)    | software_reset           | b000 0000               | 0<br>(0x00)               |
| R260<br>(R0x0104)    | grouped_parameter_hold   | 0000 000d               | 0<br>(0x00)               |
| R261<br>(R0x0105)    | mask_corrupted_frames    | 0000 000d               | 0<br>(0x00)               |
| R272<br>(R0x0110)    | ccp2_channel_identifier  | 0000 0ddd               | 0<br>(0x00)               |
| R273<br>(R0x0111)    | ccp2_signalling_mode     | 0000 000d               | 1<br>(0x01)               |
| R274<br>(R0x0112)    | ccp_data_format          | dddd dddd dddd dddd     | 3084<br>(0x0C0C)          |
| R288<br>(R0x0120)    | gain_mode                | 0000 000d               | 0<br>(0x00)               |
| R512<br>(R0x0200)    | fine_integration_time    | dddd dddd dddd ddd0     | 1316<br>(0x0524)          |
| R514<br>(R0x0202)    | coarse_integration_time  | dddd dddd dddd dddd     | 16<br>(0x0010)            |
| R516<br>(R0x0204)    | analog_gain_code_global  | 0000 dddd dddd dddd     | 10<br>(0x000A)            |
| R518<br>(R0x0206)    | analog_gain_code_greenr  | 0000 dddd dddd dddd     | 10<br>(0x000A)            |
| R520<br>(R0x0208)    | analog_gain_code_red     | 0000 dddd dddd dddd     | 10<br>(0x000A)            |
| R522<br>(R0x020A)    | analog_gain_code_blue    | 0000 dddd dddd dddd     | 10<br>(0x000A)            |
| R524<br>(R0x020C)    | analog_gain_code_greenb  | 0000 dddd dddd dddd     | 10<br>(0x000A)            |
| R526<br>(R0x020E)    | digital_gain_greenr      | 0000 0000 bbb 0000      | 256<br>(0x0100)           |
| R528<br>(R0x0210)    | digital_gain_red         | 0000 dddd 0000 0000     | 256<br>(0x0100)           |
| R530<br>(R0x0212)    | digital_gain_blue        | 0000 0000 bbb 0000      | 256<br>(0x0100)           |
| R532<br>(R0x0214)    | digital_gain_greenb      | 0000 dddd 0000 0000     | 256<br>(0x0100)           |
| R768<br>(R0x0300)    | vt_pix_clk_div           | 0000 0000 000d dddd     | 6<br>(0x0006)             |
| R770<br>(R0x0302)    | vt_sys_clk_div           | 0000 0000 000d dddd     | 1<br>(0x0001)             |
| R772<br>(R0x0304)    | pre_pll_clk_div          | 0000 0000 00dd dddd     | 6<br>(0x0006)             |



Table 2: SMIA Configuration Register List and Default Values (continued)

| Register<br>Dec(Hex) | Name               | Data Format<br>(Binary) | Default Value<br>Dec(Hex) |
|----------------------|--------------------|-------------------------|---------------------------|
| R774<br>(R0x0306)    | pll_multiplier     | 0000 0000 dddd dddd     | 165<br>(0x00A5)           |
| R776<br>(R0x0308)    | op_pix_clk_div     | 0000 0000 000d dddd     | 12<br>(0x000C)            |
| R778<br>(R0x030A)    | op_sys_clk_div     | 0000 0000 000d dddd     | 1<br>(0x0001)             |
| R832<br>(R0x0340)    | frame_length_lines | dddd dddd dddd dddd     | 3434<br>(0x0D6A)          |
| R834<br>(R0x0342)    | line_length_pck    | dddd dddd dddd ddd0     | 9040<br>(0x2350)          |
| R836<br>(R0x0344)    | x_addr_start       | 000d dddd dddd dddd     | 144<br>(0x0090)           |
| R838<br>(R0x0346)    | y_addr_start       | 0000 dddd dddd dddd     | 32<br>(0x0020)            |
| R840<br>(R0x0348)    | x_addr_end         | 000d dddd dddd dddd     | 4527<br>(0x11AF)          |
| R842<br>(R0x034A)    | y_addr_end         | 0000 dddd dddd dddd     | 3319<br>(0x0CF7)          |
| R844<br>(R0x034C)    | x_output_size      | 000d dddd dddd ddd0     | 4384<br>(0x1120)          |
| R846<br>(R0x034E)    | y_output_size      | 0000 dddd dddd ddd0     | 3288<br>(0x0CD8)          |
| R896<br>(R0x0380)    | x_even_inc         | 0000 0000 0000 000?     | 1<br>(0x0001)             |
| R898<br>(R0x0382)    | x_odd_inc          | 0000 0000 0000 dddd     | 1<br>(0x0001)             |
| R900<br>(R0x0384)    | y_even_inc         | 0000 0000 0000 000?     | 1<br>(0x0001)             |
| R902<br>(R0x0386)    | y_odd_inc          | 0000 0000 00dd dddd     | 1<br>(0x0001)             |
| R1024<br>(R0x0400)   | scaling_mode       | bb00 0000 0000 0000     | 0<br>(0x0000)             |
| R1026<br>(R0x0402)   | spatial_sampling   | 0000 0000 0000 000d     | 0<br>(0x0000)             |
| R1028<br>(R0x0404)   | scale_m            | 0000 0000 dddd dddd     | 16<br>(0x0010)            |
| R1030<br>(R0x0406)   | scale_n            | 0000 0000 ???? ????     | 16<br>(0x0010)            |
| R1280<br>(R0x0500)   | compression_mode   | 0000 0000 0000 000?     | 1<br>(0x0001)             |
| R1536<br>(R0x0600)   | test_pattern_mode  | 0000 000d 0000 0ddd     | 0<br>(0x0000)             |
| R1538<br>(R0x0602)   | test_data_red      | 0000 dddd dddd dddd     | 0<br>(0x0000)             |
| R1540<br>(R0x0604)   | test_data_greenr   | 0000 dddd dddd dddd     | 0<br>(0x0000)             |
| R1542<br>(R0x0606)   | test_data_blue     | 0000 dddd dddd dddd     | 0<br>(0x0000)             |



#### Table 2: SMIA Configuration Register List and Default Values (continued)

1 = read-only, always 1; 0 = read-only, always 0; d = programmable;? = read-only, dynamic

| Register<br>Dec(Hex) | Name                       | Data Format<br>(Binary) | Default Value<br>Dec(Hex) |
|----------------------|----------------------------|-------------------------|---------------------------|
| R1544<br>(R0x0608)   | test_data_greenb           | 0000 dddd dddd dddd     | 0<br>(0x0000)             |
| R1546<br>(R0x060A)   | horizontal_cursor_width    | 0000 dddd dddd dddd     | 0<br>(0x0000)             |
| R1548<br>(R0x060C)   | horizontal_cursor_position | 0000 dddd dddd dddd     | 0<br>(0x0000)             |
| R1550<br>(R0x060E)   | vertical_cursor_width      | 000d dddd dddd dddd     | 0<br>(0x0000)             |
| R1552<br>(R0x0610)   | vertical_cursor_position   | 000d dddd dddd dddd     | 0<br>(0x0000)             |

## **SMIA Parameter Limit Register List and Default Values**

#### Table 3: SMIA Parameter Limit Register List and Default Values

| Register<br>Dec(Hex) | Name                               | Data Format<br>(Binary)                   | Default Value<br>Dec(Hex)  |
|----------------------|------------------------------------|-------------------------------------------|----------------------------|
| R4096<br>(R0x1000)   | integration_time_capability        | 0000 0000 0000 000?                       | 1<br>(0x0001)              |
| R4100<br>(R0x1004)   | coarse_integration_time_min        | dddd dddd dddd dddd                       | 0<br>(0x0000)              |
| R4102<br>(R0x1006)   | coarse_integration_time_max_margin | dddd dddd dddd dddd                       | 1<br>(0x0001)              |
| R4104<br>(R0x1008)   | fine_integration_time_min          | dddd dddd dddd dddd                       | 1316<br>(0x0524)           |
| R4106<br>(R0x100A)   | fine_integration_time_max_margin   | dddd dddd dddd dddd                       | 1032<br>(0x0408)           |
| R4224<br>(R0x1080)   | digital_gain_capability            | 0000 0000 0000 000?                       | 1<br>(0x0001)              |
| R4228<br>(R0x1084)   | digital_gain_min                   | ???? ???? ????                            | 256<br>(0x0100)            |
| R4230<br>(R0x1086)   | digital_gain_max                   | ???? ???? ????                            | 3840<br>(0x0F00)           |
| R4232<br>(R0x1088)   | digital_gain_step_size             | וווו וווו וווו                            | 256<br>(0x0100)            |
| R4352<br>(R0x1100)   | min_ext_clk_freq_mhz               | ???? ???? ???? ????<br>???? ???? ????     | 1073741824<br>(0x40000000) |
| R4356<br>(R0x1104)   | max_ext_clk_freq_mhz               | ???? ???? ???? ????<br>???? ???? ????     | 1115684864<br>(0x42800000) |
| R4360<br>(R0x1108)   | min_pre_pll_clk_div                | ???? ???? ????                            | 1<br>(0x0001)              |
| R4362<br>(R0x110A)   | max_pre_pll_clk_div                | 7777 7777 7777                            | 64<br>(0x0040)             |
| R4364<br>(R0x110C)   | min_pll_ip_freq_mhz                | יייי יייי יייי יייי יייי<br>יייי יייי ייי | 1073741824<br>(0x40000000) |
| R4368<br>(R0x1110)   | max_pll_ip_freq_mhz                | יייי יייי יייי יייי יייי<br>יייי יייי ייי | 1103101952<br>(0x41C00000) |



Table 3: SMIA Parameter Limit Register List and Default Values (continued)

| Register<br>Dec(Hex) | Name                         | Data Format<br>(Binary)  | Default Value<br>Dec(Hex) |
|----------------------|------------------------------|--------------------------|---------------------------|
| R4372                | min pll multiplier           | ???? ???? ????           | 32                        |
| (R0x1114)            |                              |                          | (0x0020)                  |
| R4374                | max_pll_multiplier           | ???? ???? ????           | 384                       |
| (R0x1116)            | max_pn_mattpnet              |                          | (0x0180)                  |
| R4376                | min_pll_op_freq_mhz          | ???? ???? ???? ????      | 1136656384                |
| (R0x1118)            | pii_op_ireq_iiii2            | ???? ???? ????           | (0x43C00000)              |
| R4380                | max_pll_op_freq_mhz          | ???? ???? ???? ????      | 1145044992                |
| (R0x111C)            |                              | ???? ???? ????           | (0x44400000)              |
| R4384                | min_vt_sys_clk_div           | ???? ???? ????           | 1                         |
| (R0x1120)            | mm_vt_sys_cik_div            |                          | (0x0001)                  |
| R4386                | max_vt_sys_clk_div           | ???? ???? ????           | 16                        |
| (R0x1122)            | max_vt_sys_cik_uiv           |                          | (0x0010)                  |
| R4388                | min_vt_sys_clk_freq_mhz      | ???? ???? ???? ????      | 1103101952                |
| (R0×1124)            | IIIII_vt_sys_cik_freq_filitz | ???? ???? ????           | (0x41C00000)              |
| R4392                | max vt sys clk freq mhz      | ???? ???? ???? ????      | 1103101952                |
| (R0×1128)            | iliax_vt_sys_cik_freq_ffiliz | ???? ???? ????           | (0x41C00000)              |
| R4396                | min ut niv elle frag mb=     | ???? ???? ???? ????      | 1083808154                |
| (R0x112C)            | min_vt_pix_clk_freq_mhz      | ???? ???? ????           | (0x4099999A)              |
| R4400                |                              | ???? ???? ???? ????      | 1130102784                |
| (R0x1130)            | max_vt_pix_clk_freq_mhz      | ???? ???? ????           | (0x435C0000)              |
| R4404                |                              |                          | 4                         |
| (R0x1134)            | min_vt_pix_clk_div           | 7777 7777 7777           | (0x0004)                  |
| R4406                |                              |                          | 16                        |
| (R0x1136)            | max_vt_pix_clk_div           | ???? ???? ????           | (0x0010)                  |
| R4416                |                              |                          | 148                       |
| (R0×1140)            | min_frame_length_lines       | dddd dddd dddd dddd      | (0x0094)                  |
| R4418                |                              |                          | 65535                     |
| (R0x1142)            | max_frame_length_lines       | dddd dddd dddd dddd      | (0xFFFF)                  |
| R4420                |                              |                          | 2352                      |
| (R0x1144)            | min_line_length_pck          | dddd dddd dddd dddd      | (0x0930)                  |
| R4422                |                              |                          | 65534                     |
| (R0x1146)            | max_line_length_pck          | dddd dddd dddd dddd      | (0xFFFE)                  |
| R4424                |                              |                          | 312                       |
| (R0x1148)            | min_line_blanking_pck        | dddd dddd dddd dddd      | (0x0138)                  |
| R4426                |                              |                          | 146                       |
| (R0x114A)            | min_frame_blanking_lines     | dddd dddd dddd dddd      | (0x0092)                  |
| R4448                |                              |                          | 1                         |
| (R0x1160)            | min_op_sys_clk_div           | ???? ???? ????           | (0x0001)                  |
| R4450                |                              |                          | 16                        |
| (R0x1162)            | max_op_sys_clk_div           | ???? ???? ????           | (0x0010)                  |
| R4452                |                              | 2222 2222 2222 2222 2222 | 1103101952                |
| (R0x1164)            | min_op_sys_clk_freq_mhz      | ???? ???? ????           | (0x41C00000)              |
| R4456                |                              | 7111 1111 1111 1111 1111 | 1148846080                |
| (R0x1168)            | max_op_sys_clk_freq_mhz      | ???? ????                | (0x447A0000)              |
| R4460                |                              |                          | 8                         |
| (R0x116C)            | min_op_pix_clk_div           | ???? ???? ????           | (0x0008)                  |
| R4462                |                              |                          | 10                        |
| (R0x116E)            | max_op_pix_clk_div           | ???? ???? ????           | (0x000A)                  |
| (110712101)          |                              |                          | (CACOOA)                  |



Table 3: SMIA Parameter Limit Register List and Default Values (continued)

| Register<br>Dec(Hex) | Name                             | Data Format<br>(Binary)                 | Default Value<br>Dec(Hex) |
|----------------------|----------------------------------|-----------------------------------------|---------------------------|
| R4464                | min_op_pix_clk_freq_mhz          | ?????????????????                       | 1075419546                |
| (R0x1170)            | 11111_op_pix_cik_rreq_11112      | ???? ???? ????                          | (0x4019999A)              |
| R4468                | max_op_pix_clk_freq_mhz          | ???? ???? ???? ????                     | 1120403456                |
| (R0x1174)            |                                  | ???? ???? ????                          | (0x42C80000)              |
| R4480                | x_addr_min                       | 2222 2222 2222                          | 24                        |
| (R0x1180)            | X_4441_11111                     |                                         | (0x0018)                  |
| R4482                | y_addr_min                       | ???? ???? ???? ????                     | 0                         |
| (R0x1182)            | y_uuui_mm                        |                                         | (0x0000)                  |
| R4484                | x_addr_max                       | 7777 7777 7777 7777                     | 4647                      |
| (R0x1184)            | X_dddi_max                       |                                         | (0x1227)                  |
| R4486                | y_addr_max                       | 2222 2222 2222                          | 3351                      |
| (R0x1186)            | y_add1_max                       |                                         | (0x0D17)                  |
| R4544                | min_even_inc                     | 2222 2222 2222                          | 1                         |
| (R0x11C0)            | mm_cvcn_mc                       | 1111 1111 1111 1111                     | (0x0001)                  |
| R4546                | max even inc                     | 27777 2777 2777                         | 1                         |
| (R0x11C2)            | max_even_me                      | 1111 1111 1111 1111                     | (0x0001)                  |
| R4548                | min odd inc                      | 2222 2222 2222                          | 1                         |
| (R0x11C4)            | min_odd_inc                      |                                         | (0x0001)                  |
| R4550                | max_odd_inc                      | 27772 7777 7777                         | 7                         |
| (R0x11C6)            | max_odd_mc                       | '''' ''''                               | (0x0007)                  |
| R4608                | scaling canability               | 0000 0000 0000 0033                     | 2                         |
| (R0x1200)            | scaling_capability               | 0000 0000 0000 00??                     | (0x0002)                  |
| R4612                | cooley we weig                   | 2222 2222 2222                          | 16                        |
| (R0x1204)            | scaler_m_min                     | ????? ????? ?????                       | (0x0010)                  |
| R4614                | seelen me meer                   | 2222 2222 2222                          | 128                       |
| (R0x1206)            | scaler_m_max                     | ???? ???? ????                          | (0x0080)                  |
| R4616                | contour name                     | 2222 2222 2222                          | 16                        |
| (R0x1208)            | scaler_n_min                     | ????? ????? ?????                       | (0x0010)                  |
| R4618                | R4618                            | 2222 2222 2222                          | 16                        |
| (R0x120A)            | scaler_n_max                     | ???? ???? ????                          | (0x0010)                  |
| R4864                | communication comphility         | 0000 0000 0000 000?                     | 1                         |
| (R0x1300)            | compression_capability           | 0000 0000 0000 000?                     | (0x0001)                  |
| R5120                | matrix alamant radiana           | dddd dddd dddd dddd                     | 578                       |
| (R0x1400)            | matrix_element_redinred          | adda adda adda adda                     | (0x0242)                  |
| R5122                |                                  |                                         | 65280                     |
| (R0x1402)            | matrix_element_greeninred        | dddd dddd dddd dddd                     | (0xFF00)                  |
| R5124                |                                  | 4444 4711 1111                          | 65470                     |
| (R0x1404)            | matrix_element_blueinred         | dddd dddd dddd dddd                     | (0xFFBE)                  |
| R5126                |                                  | 444447111111111111111111111111111111111 | 65460                     |
| (R0x1406)            | matrix_element_redingreen        | dddd dddd dddd dddd                     | (0xFFB4)                  |
| R5128                |                                  | 1111111111111111                        | 512                       |
| (R0x1408)            | matrix_element_greeningreen      | dddd dddd dddd dddd                     | (0x0200)                  |
| R5130                | matric alamant III di cons       | 1111111111111111                        | 65357                     |
| (R0x140A)            | matrix_element_blueingreen       | dddd dddd dddd dddd                     | (0xFF4D)                  |
| R5132                | matrix_element_redinblue dddd dd | with alamanak madimbling                | 65521                     |
| (R0x140C)            |                                  | dddd dddd dddd dddd                     | (0xFFF1)                  |
| R5134                |                                  | 1111111111111111                        | 65332                     |
| (R0x140E)            | matrix_element_greeninblue       | dddd dddd dddd dddd                     | (0xFF34)                  |



### Table 3: SMIA Parameter Limit Register List and Default Values (continued)

1 = read-only, always 1; 0 = read-only, always 0; d = programmable; 2 = read-only, dynamic

| Register           | Name                      | Data Format         | Default Value   |
|--------------------|---------------------------|---------------------|-----------------|
| Dec(Hex)           |                           | (Binary)            | Dec(Hex)        |
| R5136<br>(R0x1410) | matrix_element_blueinblue | dddd dddd dddd dddd | 476<br>(0x01DC) |

## **Manufacturer Specific Register List and Default Values**

#### Table 4: Manufacturer Specific Register List and Default Values

| Register<br>Dec(Hex) | Name                     | Data Format<br>(Binary) | Default Value<br>Dec(Hex) |
|----------------------|--------------------------|-------------------------|---------------------------|
| R12288<br>(R0x3000)  | model_id_                | dddd dddd dddd dddd     | 11777<br>(0x2E01)         |
| R12290<br>(R0x3002)  | y_addr_start_            | 0000 dddd dddd dddd     | 32<br>(0x0020)            |
| R12292<br>(R0x3004)  | x_addr_start_            | 000d dddd dddd dddd     | 144<br>(0x0090)           |
| R12294<br>(R0x3006)  | y_addr_end_              | 0000 dddd dddd dddd     | 3319<br>(0x0CF7)          |
| R12296<br>(R0x3008)  | x_addr_end_              | 000d dddd dddd dddd     | 4527<br>(0x11AF)          |
| R12298<br>(R0x300A)  | frame_length_lines_      | dddd dddd dddd dddd     | 3434<br>(0x0D6A)          |
| R12300<br>(R0x300C)  | line_length_pck_         | dddd dddd dddd dddo     | 9040<br>(0x2350)          |
| R12304<br>(R0x3010)  | fine_correction          | Oddd dddd dddd dddd     | 296<br>(0x0128)           |
| R12306<br>(R0x3012)  | coarse_integration_time_ | dddd dddd dddd dddd     | 16<br>(0x0010)            |
| R12308<br>(R0x3014)  | fine_integration_time_   | dddd dddd dddd ddd0     | 1316<br>(0x0524)          |
| R12310<br>(R0x3016)  | row_speed                | 0000 0ddd 0ddd 0ddd     | 273<br>(0x0111)           |
| R12312<br>(R0x3018)  | extra_delay              | dddd dddd dddd dddo     | 0<br>(0x0000)             |
| R12314<br>(R0x301A)  | reset_register           | dd0d 0ddd dddd dddd     | 24<br>(0x0018)            |
| R12316<br>(R0x301C)  | mode_select_             | 0000 000d               | 0<br>(0x00)               |
| R12317<br>(R0x301D)  | image_orientation_       | 0000 00dd               | 0<br>(0x00)               |
| R12318<br>(R0x301E)  | data_pedestal_           | 0000 dddd dddd dddd     | 168<br>(0x00A8)           |
| R12321<br>(R0x3021)  | software_reset_          | 0000 000d               | 0<br>(0x00)               |
| R12322<br>(R0x3022)  | grouped_parameter_hold_  | 0000 000d               | 0<br>(0x00)               |
| R12323<br>(R0x3023)  | mask_corrupted_frames_   | 0000 000d               | 0<br>(0x00)               |



Table 4: Manufacturer Specific Register List and Default Values (continued)

| Register<br>Dec(Hex) | Name                     | Data Format<br>(Binary) | Default Value<br>Dec(Hex) |  |
|----------------------|--------------------------|-------------------------|---------------------------|--|
| R12324<br>(R0x3024)  | pixel_order_             | 0000 00??               | 0<br>(0x00)               |  |
| R12326<br>(R0x3026)  | gpi_status               | dddd dddd dddd ????     | 65535<br>(0xFFFF)         |  |
| R12328<br>(R0x3028)  | analog_gain_code_global_ | 0000 dddd dddd dddd     | 10<br>(0x000A)            |  |
| R12330<br>(R0x302A)  | analog_gain_code_greenr_ | 0000 dddd dddd dddd     | 10<br>(0x000A)            |  |
| R12332<br>(R0x302C)  | analog_gain_code_red_    | 0000 dddd dddd dddd     | 10<br>(0x000A)            |  |
| R12334<br>(R0x302E)  | analog_gain_code_blue_   | 0000 dddd dddd dddd     | 10<br>(0x000A)            |  |
| R12336<br>(R0x3030)  | analog_gain_code_greenb_ | 0000 dddd dddd dddd     | 10<br>(0x000A)            |  |
| R12338<br>(R0x3032)  | digital_gain_greenr_     | 0000 dddd 0000 0000     | 256<br>(0x0100)           |  |
| R12340<br>(R0x3034)  | digital_gain_red_        | 0000 dddd 0000 0000     | 256<br>(0x0100)           |  |
| R12342<br>(R0x3036)  | digital_gain_blue_       | 0000 dddd 0000 0000     | 256<br>(0x0100)           |  |
| R12344<br>(R0x3038)  | digital_gain_greenb_     | 0000 dddd 0000 0000     | 256<br>(0x0100)           |  |
| R12346<br>(R0x303A)  | smia_version_            | ???? ????               | 10<br>(0x0A)              |  |
| R12347<br>(R0x303B)  | frame_count_             | ???? ????               | 255<br>(0xFF)             |  |
| R12348<br>(R0x303C)  | frame_status             | 0000 0000 0000 00??     | 0<br>(0x0000)             |  |
| R12352<br>(R0x3040)  | read_mode                | dd0d dddd dddd dddd     | 65<br>(0x0041)            |  |
| R12358<br>(R0x3046)  | flash                    | ??dd dddd d00d dddd     | 1544<br>(0x0608)          |  |
| R12360<br>(R0x3048)  | flash_count              | dddd dddd dddd dddd     | 8<br>(0x0008)             |  |
| R12374<br>(R0x3056)  | green1_gain              | dddd dddd dddd dddd     | 4176<br>(0x1050)          |  |
| R12376<br>(R0x3058)  | blue_gain                | dddd dddd dddd dddd     | 4176<br>(0x1050)          |  |
| R12378<br>(R0x305A)  | red_gain                 | dddd dddd dddd dddd     | 4176<br>(0x1050)          |  |
| R12380<br>(R0x305C)  | green2_gain              | dddd dddd dddd dddd     | 4176<br>(0x1050)          |  |
| R12382<br>(R0x305E)  | global_gain              | dddd dddd dddd dddd     | 4176<br>(0x1050)          |  |
| R12394<br>(R0x306A)  | datapath_status          | 0000 0000 00?d dddd     | 0<br>(0x0000)             |  |
| R12398<br>(R0x306E)  | datapath_select          | dddd ddoo ?ddd 00dd     | 36992<br>(0x9080)         |  |



Table 4: Manufacturer Specific Register List and Default Values (continued)

| Register<br>Dec(Hex) | Name               | Data Format<br>(Binary) | Default Value<br>Dec(Hex) |
|----------------------|--------------------|-------------------------|---------------------------|
| R12400<br>(R0x3070)  | test_pattern_mode_ | 0000 000d 0000 0ddd     | 0<br>(0x0000)             |
| R12402<br>(R0x3072)  | test_data_red_     | 0000 dddd dddd dddd     | 0<br>(0x0000)             |
| R12404<br>(R0x3074)  | test_data_greenr_  | 0000 dddd dddd dddd     | 0<br>(0x0000)             |
| R12406<br>(R0x3076)  | test_data_blue_    | 0000 dddd dddd dddd     | 0<br>(0x0000)             |
| R12408<br>(R0x3078)  | test_data_greenb_  | 0000 dddd dddd dddd     | 0<br>(0x0000)             |
| R12410<br>(R0x307A)  | test_raw_mode      | 0000 0000 0000 00dd     | 0<br>(0x0000)             |
| R12448<br>(R0x30A0)  | x_even_inc_        | 0000 0000 0000 000?     | 1<br>(0×0001)             |
| R12450<br>(R0x30A2)  | x_odd_inc_         | 0000 0000 0000 dddd     | 1<br>(0x0001)             |
| R12452<br>(R0x30A4)  | y_even_inc_        | 0000 0000 0000 000?     | 1<br>(0×0001)             |
| R12454<br>(R0x30A6)  | y_odd_inc_         | 0000 0000 00dd dddd     | 1<br>(0×0001)             |
| R12456<br>(R0x30A8)  | calib_green1_asc1  | 000d dddd dddd dddd     | 4224<br>(0x1080)          |
| R12458<br>(R0x30AA)  | calib_blue_asc1    | 000d dddd dddd dddd     | 4224<br>(0x1080)          |
| R12460<br>(R0x30AC)  | calib_red_asc1     | 000d dddd dddd dddd     | 4224<br>(0x1080)          |
| R12462<br>(R0x30AE)  | calib_green2_asc1  | 000d dddd dddd dddd     | 4224<br>(0x1080)          |
| R12476<br>(R0x30BC)  | calib_global       | 000d dddd dddd dddd     | 4096<br>(0x1000)          |
| R12480<br>(R0x30C0)  | calib_control      | 00dd dddd dddd dddd     | 288<br>(0x0120)           |
| R12482<br>(R0x30C2)  | calib_green1       | 000d dddd dddd dddd     | 4224<br>(0x1080)          |
| R12484<br>(R0x30C4)  | calib_blue         | 000d dddd dddd dddd     | 4224<br>(0x1080)          |
| R12486<br>(R0x30C6)  | calib_red          | 000d dddd dddd dddd     | 4224<br>(0x1080)          |
| R12488<br>(R0x30C8)  | calib_green2       | 000d dddd dddd dddd     | 4224<br>(0x1080)          |
| R12520<br>(R0x30E8)  | ctx_control_reg    | dd00 0000 0000 dddd     | 0<br>(0x0000)             |
| R12522<br>(R0x30EA)  | ctx_wr_data_reg    | dddd dddd dddd dddd     | 0<br>(0x0000)             |
| R12524<br>(R0x30EC)  | ctx_rd_data_reg    | dddd dddd dddd dddd     | 0<br>(0x0000)             |
| R12526<br>(R0x30EE)  | dark_control3      | 0000 0000 00dd dddd     | 32<br>(0x0020)            |



Table 4: Manufacturer Specific Register List and Default Values (continued)

| Register<br>Dec(Hex) | Name Data<br>(Bit          |                     | Default Value<br>Dec(Hex) |
|----------------------|----------------------------|---------------------|---------------------------|
| R12600<br>(R0x3138)  | otpm_tcfg_read_4b          | dddd dddd dddd dddd | 17504<br>(0x4460)         |
| R12608<br>(R0x3140)  | otpm_cfg                   | 00dd dddd dddd dddd | 8564<br>(0x2174)          |
| R12634<br>(R0x315A)  | global_flash_start         | dddd dddd dddd dddd | 0<br>(0x0000)             |
| R12638<br>(R0x315E)  | global_seq_trigger         | dddd 0d?? dddd 0ddd | 0<br>(0x0000)             |
| R12640<br>(R0x3160)  | global_rst_end             | dddd dddd dddd dddd | 236<br>(0x00EC)           |
| R12642<br>(R0x3162)  | global_shutter_start       | dddd dddd dddd dddd | 791<br>(0x0317)           |
| R12644<br>(R0x3164)  | global_shutter_start2      | 0000 0000 dddd dddd | 0<br>(0x0000)             |
| R12646<br>(R0x3166)  | global_read_start          | dddd dddd dddd dddd | 807<br>(0x0327)           |
| R12648<br>(R0x3168)  | global_read_start2         | 0000 0000 dddd dddd | 0<br>(0x0000)             |
| R12650<br>(R0x316A)  | dac_rstlo                  | dd00 dddd 0000 0000 | 0<br>(0x0000)             |
| R12664<br>(R0x3178)  | analog_control5            | Oddd dddd dddd dddd | 0<br>(0x0000)             |
| R12704<br>(R0x31A0)  | serial_format_descriptor_0 | ???? ???? ???? ???? | 513<br>(0x0201)           |
| R12706<br>(R0x31A2)  | serial_format_descriptor_1 | ???? ???? ???? ???? | 514<br>(0x0202)           |
| R12708<br>(R0x31A4)  | serial_format_descriptor_2 | 2777 2777 2777 2777 | 516<br>(0x0204)           |
| R12710<br>(R0x31A6)  | serial_format_descriptor_3 | 2777 2777 2777 2777 | 769<br>(0x0301)           |
| R12712<br>(R0x31A8)  | serial_format_descriptor_4 | 2777 2777 2777 2777 | 770<br>(0x0302)           |
| R12714<br>(R0x31AA)  | serial_format_descriptor_5 | 2777 2777 2777 2777 | 772<br>(0x0304)           |
| R12716<br>(R0x31AC)  | serial_format_descriptor_6 | 2777 2777 2777 2777 | 0<br>(0x0000)             |
| R12718<br>(R0x31AE)  | serial_format              | d000 00dd 0000 0ddd | 772<br>(0x0304)           |
| R12720<br>(R0x31B0)  | frame_preamble             | 0000 0000 dddd dddd | 113<br>(0x0071)           |
| R12722<br>(R0x31B2)  | line_preamble              | 0000 0000 dddd dddd | 66<br>(0x0042)            |
| R12724<br>(R0x31B4)  | mipi_timing_0              | dddd dddd dddd dddd | 14694<br>(0x3966)         |
| R12726<br>(R0x31B6)  | mipi_timing_1              | ???? dddd dddd dddd | 4630<br>(0x1216)          |
| R12728<br>(R0x31B8)  | mipi_timing_2              | dddd dddd 00dd dddd | 61452<br>(0xF00C)         |



Table 4: Manufacturer Specific Register List and Default Values (continued)

| Register<br>Dec(Hex) | Name                        | Data Format<br>(Binary) | Default Value<br>Dec(Hex) |
|----------------------|-----------------------------|-------------------------|---------------------------|
| R12730<br>(R0x31BA)  | mipi_timing_3               | ???d dddd dddd dddd     | 1291<br>(0x050B)          |
| R12732<br>(R0x31BC)  | mipi_timing_4               | ?d?? ???? ?ddd dddd     | 9<br>(0x0009)             |
| R12736<br>(R0x31C0)  | hispi_timing                | Oddd dddd dddd dddd     | 0<br>(0x0000)             |
| R12742<br>(R0x31C6)  | hispi_control_status        | dddd dddd dddd dddd     | 32768<br>(0x8000)         |
| R12776<br>(R0x31E8)  | horizontal_cursor_position_ | 0000 dddd dddd dddd     | 0<br>(0x0000)             |
| R12778<br>(R0x31EA)  | vertical_cursor_position_   | 000d dddd dddd dddd     | 0<br>(0x0000)             |
| R12780<br>(R0x31EC)  | horizontal_cursor_width_    | 0000 dddd dddd dddd     | 0<br>(0x0000)             |
| R12782<br>(R0x31EE)  | vertical_cursor_width_      | 000d dddd dddd dddd     | 0<br>(0x0000)             |
| R12786<br>(R0x31F2)  | i2c_ids_mipi_default        | dddd dddd dddd dddd     | 28268<br>(0x6E6C)         |
| R12796<br>(R0x31FC)  | i2c_ids                     | dddd dddd dddd dddd     | 12320<br>(0x3020)         |
| R13824<br>(R0x3600)  | p_gr_p0q0                   | dddd dddd dddd dddd     | 0<br>(0x0000)             |
| R13826<br>(R0x3602)  | p_gr_p0q1                   | dddd dddd dddd dddd     | 0<br>(0x0000)             |
| R13828<br>(R0x3604)  | p_gr_p0q2                   | dddd dddd dddd dddd     | 0<br>(0x0000)             |
| R13830<br>(R0x3606)  | p_gr_p0q3                   | dddd dddd dddd dddd     | 0<br>(0x0000)             |
| R13832<br>(R0x3608)  | p_gr_p0q4                   | dddd dddd dddd dddd     | 0<br>(0x0000)             |
| R13834<br>(R0x360A)  | p_rd_p0q0                   | dddd dddd dddd dddd     | 0<br>(0x0000)             |
| R13836<br>(R0x360C)  | p_rd_p0q1                   | dddd dddd dddd dddd     | 0<br>(0x0000)             |
| R13838<br>(R0x360E)  | p_rd_p0q2                   | dddd dddd dddd dddd     | 0<br>(0x0000)             |
| R13840<br>(R0x3610)  | p_rd_p0q3                   | dddd dddd dddd dddd     | 0<br>(0x0000)             |
| R13842<br>(R0x3612)  | p_rd_p0q4                   | dddd dddd dddd dddd     | 0<br>(0x0000)             |
| R13844<br>(R0x3614)  | p_bl_p0q0                   | dddd dddd dddd dddd     | 0<br>(0x0000)             |
| R13846<br>(R0x3616)  | p_bl_p0q1                   | dddd dddd dddd dddd     | 0<br>(0x0000)             |
| R13848<br>(R0x3618)  | p_bl_p0q2                   | dddd dddd dddd dddd     | 0<br>(0x0000)             |
| R13850<br>(R0x361A)  | p_bl_p0q3                   | dddd dddd dddd dddd     | 0<br>(0x0000)             |



Table 4: Manufacturer Specific Register List and Default Values (continued)

| Register<br>Dec(Hex) | Name                           | Data Format<br>(Binary) | Default Value<br>Dec(Hex) |
|----------------------|--------------------------------|-------------------------|---------------------------|
| R13852               | p_bl_p0q4                      | dddd dddd dddd dddd     | 0                         |
| (R0x361C)            | ρ_ <i>υ</i> ι_ροή <del>+</del> | dada dada dada dada     | (0x0000)                  |
| R13854               | p_gb_p0q0                      | dddd dddd dddd dddd     | 0                         |
| (R0x361E)            | ρ_8υ_ροφο                      | dada dada dada dada     | (0x0000)                  |
| R13856               | p_gb_p0q1                      | dddd dddd dddd dddd     | 0                         |
| (R0x3620)            | ρ_8σ_ρο <b>4</b> Ξ             | adda dada dada dada     | (0x0000)                  |
| R13858               | p_gb_p0q2                      | dddd dddd dddd dddd     | 0                         |
| (R0x3622)            | P_80_P042                      | dada dada dada dada     | (0x0000)                  |
| R13860               | p_gb_p0q3                      | dddd dddd dddd dddd     | 0                         |
| (R0x3624)            | P_65_F545                      |                         | (0x0000)                  |
| R13862               | p_gb_p0q4                      | dddd dddd dddd dddd     | 0                         |
| (R0x3626)            | P_65_F54.                      |                         | (0x0000)                  |
| R13888               | p_gr_p1q0                      | dddd dddd dddd dddd     | 0                         |
| (R0x3640)            | F_6F=41*                       |                         | (0x0000)                  |
| R13890               | p_gr_p1q1                      | dddd dddd dddd dddd     | 0                         |
| (R0x3642)            | P_6'_P+4+                      |                         | (0x0000)                  |
| R13892               | p_gr_p1q2                      | dddd dddd dddd dddd     | 0                         |
| (R0x3644)            | F_6'_F=4 -                     |                         | (0x0000)                  |
| R13894               | p_gr_p1q3                      | dddd dddd dddd dddd     | 0                         |
| (R0x3646)            | F_6'_F=45                      |                         | (0x0000)                  |
| R13896               | p_gr_p1q4                      | dddd dddd dddd dddd     | 0                         |
| (R0x3648)            | F_6'_F=4'                      |                         | (0x0000)                  |
| R13898               | p_rd_p1q0                      | dddd dddd dddd dddd     | 0                         |
| (R0x364A)            | F~_F=4/*                       |                         | (0x0000)                  |
| R13900               | p_rd_p1q1                      | dddd dddd dddd dddd     | 0                         |
| (R0x364C)            | r_ :_r -1                      |                         | (0x0000)                  |
| R13902               | p_rd_p1q2                      | dddd dddd dddd dddd     | 0                         |
| (R0x364E)            | 12 21 1                        |                         | (0x0000)                  |
| R13904               | p_rd_p1q3                      | dddd dddd dddd dddd     | 0                         |
| (R0x3650)            | 12 21 1                        |                         | (0x0000)                  |
| R13906               | p_rd_p1q4                      | dddd dddd dddd dddd     | 0                         |
| (R0x3652)            | 12 21 1                        |                         | (0x0000)                  |
| R13908               | p_bl_p1q0                      | dddd dddd dddd dddd     | 0                         |
| (R0x3654)            |                                |                         | (0x0000)                  |
| R13910               | p_bl_p1q1                      | dddd dddd dddd dddd     | 0                         |
| (R0x3656)            |                                |                         | (0x0000)                  |
| R13912               | p_bl_p1q2                      | dddd dddd dddd dddd     | 0                         |
| (R0x3658)            | 1 — — 1                        |                         | (0x0000)                  |
| R13914               | p_bl_p1q3                      | dddd dddd dddd dddd     | 0                         |
| (R0x365A)            | 1 — — 1                        |                         | (0x0000)                  |
| R13916               | p_bl_p1q4                      | dddd dddd dddd dddd     | 0                         |
| (R0x365C)            | 1 — — 1                        |                         | (0x0000)                  |
| R13918               | p_gb_p1q0                      | dddd dddd dddd dddd     | 0                         |
| (R0x365E)            | 1.20.21 1                      |                         | (0x0000)                  |
| R13920               | p_gb_p1q1                      | dddd dddd dddd dddd     | 0                         |
| (R0x3660)            | 1.20.21 1                      |                         | (0x0000)                  |
| R13922               | p_gb_p1q2                      | dddd dddd dddd dddd     | 0                         |
| (R0x3662)            | 1-2-1-1                        |                         | (0x0000)                  |



Table 4: Manufacturer Specific Register List and Default Values (continued)

| Register<br>Dec(Hex) | Name      | Data Format<br>(Binary) | Default Value<br>Dec(Hex) |
|----------------------|-----------|-------------------------|---------------------------|
| R13924<br>(R0x3664)  | p_gb_p1q3 | dddd dddd dddd          | 0<br>(0x0000)             |
| R13926<br>(R0x3666)  | p_gb_p1q4 | dddd dddd dddd          | 0<br>(0x0000)             |
| R13952<br>(R0x3680)  | p_gr_p2q0 | dddd dddd dddd          | 0<br>(0x0000)             |
| R13954<br>(R0x3682)  | p_gr_p2q1 | dddd dddd dddd          | 0<br>(0x0000)             |
| R13956<br>(R0x3684)  | p_gr_p2q2 | dddd dddd dddd dddd     | 0<br>(0x0000)             |
| R13958<br>(R0x3686)  | p_gr_p2q3 | dddd dddd dddd dddd     | 0<br>(0x0000)             |
| R13960<br>(R0x3688)  | p_gr_p2q4 | dddd dddd dddd dddd     | 0<br>(0x0000)             |
| R13962<br>(R0x368A)  | p_rd_p2q0 | dddd dddd dddd dddd     | 0<br>(0x0000)             |
| R13964<br>(R0x368C)  | p_rd_p2q1 | dddd dddd dddd dddd     | 0<br>(0x0000)             |
| R13966<br>(R0x368E)  | p_rd_p2q2 | dddd dddd dddd dddd     | 0<br>(0x0000)             |
| R13968<br>(R0x3690)  | p_rd_p2q3 | dddd dddd dddd dddd     | 0<br>(0x0000)             |
| R13970<br>(R0x3692)  | p_rd_p2q4 | dddd dddd dddd dddd     | 0<br>(0x0000)             |
| R13972<br>(R0x3694)  | p_bl_p2q0 | dddd dddd dddd dddd     | 0<br>(0x0000)             |
| R13974<br>(R0x3696)  | p_bl_p2q1 | dddd dddd dddd dddd     | 0<br>(0x0000)             |
| R13976<br>(R0x3698)  | p_bl_p2q2 | dddd dddd dddd dddd     | 0<br>(0x0000)             |
| R13978<br>(R0x369A)  | p_bl_p2q3 | dddd dddd dddd dddd     | 0<br>(0x0000)             |
| R13980<br>(R0x369C)  | p_bl_p2q4 | dddd dddd dddd dddd     | 0<br>(0x0000)             |
| R13982<br>(R0x369E)  | p_gb_p2q0 | dddd dddd dddd dddd     | 0<br>(0x0000)             |
| R13984<br>(R0x36A0)  | p_gb_p2q1 | dddd dddd dddd dddd     | 0<br>(0x0000)             |
| R13986<br>(R0x36A2)  | p_gb_p2q2 | dddd dddd dddd dddd     | 0<br>(0x0000)             |
| R13988<br>(R0x36A4)  | p_gb_p2q3 | dddd dddd dddd          | 0<br>(0x0000)             |
| R13990<br>(R0x36A6)  | p_gb_p2q4 | dddd dddd dddd          | 0<br>(0x0000)             |
| R14016<br>(R0x36C0)  | p_gr_p3q0 | dddd dddd dddd dddd     | 0<br>(0x0000)             |
| R14018<br>(R0x36C2)  | p_gr_p3q1 | dddd dddd dddd dddd     | 0<br>(0x0000)             |



Table 4: Manufacturer Specific Register List and Default Values (continued)

| Register<br>Dec(Hex) | Name            | Data Format<br>(Binary) | Default Value<br>Dec(Hex) |
|----------------------|-----------------|-------------------------|---------------------------|
| R14020               | p_gr_p3q2       | dddd dddd dddd          | 0                         |
| (R0x36C4)            | P_6'_P34-       |                         | (0x0000)                  |
| R14022               | p_gr_p3q3       | dddd dddd dddd dddd     | 0                         |
| (R0x36C6)            | F_0F-4-         |                         | (0x0000)                  |
| R14024               | p_gr_p3q4       | dddd dddd dddd dddd     | 0                         |
| (R0x36C8)            | 1 _0 _r · 1     |                         | (0x0000)                  |
| R14026               | p_rd_p3q0       | dddd dddd dddd dddd     | 0                         |
| (R0x36CA)            | r = - = r - 1 - |                         | (0x0000)                  |
| R14028               | p_rd_p3q1       | dddd dddd dddd dddd     | 0                         |
| (R0x36CC)            | 11 1            |                         | (0x0000)                  |
| R14030               | p_rd_p3q2       | dddd dddd dddd dddd     | 0                         |
| (R0x36CE)            | 11 1            |                         | (0x0000)                  |
| R14032               | p_rd_p3q3       | dddd dddd dddd dddd     | 0                         |
| (R0x36D0)            | 11 1            |                         | (0x0000)                  |
| R14034               | p_rd_p3q4       | dddd dddd dddd dddd     | 0                         |
| (R0x36D2)            | 11 1            |                         | (0x0000)                  |
| R14036               | p_bl_p3q0       | dddd dddd dddd dddd     | 0                         |
| (R0x36D4)            | 11 1            |                         | (0x0000)                  |
| R14038               | p_bl_p3q1       | dddd dddd dddd dddd     | 0                         |
| (R0x36D6)            | 1               |                         | (0x0000)                  |
| R14040               | p_bl_p3q2       | dddd dddd dddd dddd     | 0                         |
| (R0x36D8)            | '' '            |                         | (0x0000)                  |
| R14042               | p_bl_p3q3       | dddd dddd dddd dddd     | 0                         |
| (R0x36DA)            | 1               |                         | (0x0000)                  |
| R14044               | p_bl_p3q4       | dddd dddd dddd dddd     | 0                         |
| (R0x36DC)            | , <u> </u>      |                         | (0x0000)                  |
| R14046               | p_gb_p3q0       | dddd dddd dddd dddd     | 0                         |
| (R0x36DE)            | ,               |                         | (0x0000)                  |
| R14048<br>(R0x36E0)  | p_gb_p3q1       | dddd dddd dddd dddd     | (0x0000)                  |
| R14050               | ·               |                         | 0                         |
| (R0x36E2)            | p_gb_p3q2       | dddd dddd dddd dddd     | (0x0000)                  |
| R14052               |                 |                         | 0                         |
| (R0x36E4)            | p_gb_p3q3       | dddd dddd dddd dddd     | (0x0000)                  |
| R14054               |                 |                         | 0                         |
| (R0x36E6)            | p_gb_p3q4       | dddd dddd dddd dddd     | (0x0000)                  |
| R14080               |                 |                         | 0                         |
| (R0x3700)            | p_gr_p4q0       | dddd dddd dddd dddd     | (0x0000)                  |
| R14082               |                 |                         | 0                         |
| (R0x3702)            | p_gr_p4q1       | dddd dddd dddd dddd     | (0x0000)                  |
| R14084               |                 |                         | 0                         |
| (R0x3704)            | p_gr_p4q2       | dddd dddd dddd dddd     | (0x0000)                  |
| R14086               |                 |                         | 0                         |
| (R0x3706)            | p_gr_p4q3       | dddd dddd dddd dddd     | (0x0000)                  |
| R14088               |                 |                         | 0                         |
| (R0x3708)            | p_gr_p4q4       | dddd dddd dddd dddd     | (0x0000)                  |
| R14090               |                 |                         | 0                         |
| (R0x370A)            | p_rd_p4q0       | dddd dddd dddd dddd     | (0x0000)                  |
| (MUX2/UA)            |                 |                         | (000000)                  |



Table 4: Manufacturer Specific Register List and Default Values (continued)

| Register<br>Dec(Hex) | Name           | Data Format<br>(Binary) | Default Value<br>Dec(Hex) |
|----------------------|----------------|-------------------------|---------------------------|
| R14092               | p_rd_p4q1      | dddd dddd dddd dddd     | 0                         |
| (R0x370C)            | 1_1_1          |                         | (0x0000)                  |
| R14094<br>(R0x370E)  | p_rd_p4q2      | dddd dddd dddd          | 0<br>(0x0000)             |
| R14096               |                |                         | 0                         |
| (R0x3710)            | p_rd_p4q3      | dddd dddd dddd dddd     | (0x0000)                  |
| R14098               | 1 .4.4         |                         | 0                         |
| (R0x3712)            | p_rd_p4q4      | dddd dddd dddd          | (0x0000)                  |
| R14100               | p_bl_p4q0      | dddd dddd dddd dddd     | 0                         |
| (R0x3714)            | P_01_P-40      | dada dada dada dada     | (0x0000)                  |
| R14102               | p_bl_p4q1      | dddd dddd dddd dddd     | 0                         |
| (R0x3716)            | 1              |                         | (0x0000)                  |
| R14104<br>(R0x3718)  | p_bl_p4q2      | dddd dddd dddd dddd     | 0<br>(0x0000)             |
| R14106               | - H -4-2       |                         | 0                         |
| (R0x371A)            | p_bl_p4q3      | dddd dddd dddd dddd     | (0x0000)                  |
| R14108               | p_bl_p4q4      | dddd dddd dddd dddd     | 0                         |
| (R0x371C)            | P_SI_PTQT      | adda dada dada dada     | (0x0000)                  |
| R14110               | p_gb_p4q0      | dddd dddd dddd dddd     | 0                         |
| (R0x371E)            | 1.20 2.1       |                         | (0x0000)                  |
| R14112<br>(R0x3720)  | p_gb_p4q1      | dddd dddd dddd dddd     | 0<br>(0x0000)             |
| R14114               |                |                         | 0                         |
| (R0x3722)            | p_gb_p4q2      | dddd dddd dddd dddd     | (0x0000)                  |
| R14116               | n ab n4-2      | dddd dddd dddd dddd     | 0                         |
| (R0x3724)            | p_gb_p4q3      | adda dada dada dada     | (0x0000)                  |
| R14118               | p_gb_p4q4      | dddd dddd dddd dddd     | 0                         |
| (R0x3726)            | F_05_F ·41 ·   |                         | (0x0000)                  |
| R14208               | poly_sc_enable | d000 0000 0000 0000     | 0                         |
| (R0x3780)<br>R14210  | . , ,          |                         | (0x0000)<br>0             |
| (R0x3782)            | poly_origin_c  | 000d dddd dddd dddd     | (0x0000)                  |
| R14212               |                |                         | 0                         |
| (R0x3784)            | poly_origin_r  | 0000 dddd dddd dddd     | (0x0000)                  |
| R14272               | n ar al        | dddd dddd dddd dddd     | 0                         |
| (R0x37C0)            | p_gr_q5        | dada dada dada dada     | (0x0000)                  |
| R14274               | p_rd_q5        | dddd dddd dddd dddd     | 0                         |
| (R0x37C2)            | r~_भ-          |                         | (0x0000)                  |
| R14276               | p_bl_q5        | dddd dddd dddd dddd     | 0                         |
| (R0x37C4)            | . =            |                         | (0x0000)                  |
| R14278<br>(R0x37C6)  | p_gb_q5        | dddd dddd dddd dddd     | (0x0000)                  |
| R16120               |                |                         | 57568                     |
| (R0x3EF8)            | dac_ld_fbias   | dddd dddd dddd dddd     | (0×E0E0)                  |



# **Register Descriptions**

Note

Certain registers, in the adrress range R0x30E0 through R0x3EFE can not be written to or read from while streaming is enabled.

# **SMIA Configuration Register Descriptions**

#### **Table 5:** SMIA Configuration Register Descriptions

R/W (Read or Write) bit; RO (Read Only) bit; Y (Yes); N (No); YM (Yes, Masked)

| Register<br>Dec(Hex) | Bits                                                                                   | Default           | Name                                                                                                                                                              | Frame<br>Sync'd | Bad<br>Frame |
|----------------------|----------------------------------------------------------------------------------------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------|
| 0                    | 15:0                                                                                   | 0x2E01            | model_id (R/W)                                                                                                                                                    | N               | N            |
| R0x0000              | This re                                                                                | gister is an alia | as of R0x3000-1. Read-only. Can be made read/write by clearing R0x301A-B[3]                                                                                       | •               |              |
| 2                    | 7:0                                                                                    | 0x00              | revision_number (R/W)                                                                                                                                             | Ν               | Ν            |
| R0x0002              | Aptina                                                                                 | -assigned revi    | sion number. Read-only. Can be made read/write by clearing R0x301A-B[3].                                                                                          |                 |              |
| 3                    | 7:0                                                                                    | 0x06              | manufacturer_id (RO)                                                                                                                                              | Ν               | N            |
| R0x0003              | Manuf                                                                                  | acturer ID assi   | gned to Aptina. Read-only. Can be made read/write by clearing R0x301A-B[3].                                                                                       |                 |              |
| 4                    | 7:0                                                                                    | 0x0A              | smia_version (RO)                                                                                                                                                 | N               | N            |
| R0x0004              | This re                                                                                | gister is an alia | as of R0x303A. Read-only.                                                                                                                                         |                 |              |
| 5                    | 7:0                                                                                    | 0xFF              | frame_count (RO)                                                                                                                                                  | Υ               | N            |
| R0x0005              | This re                                                                                | gister is an alia | as of R0x303B. Read-only.                                                                                                                                         |                 |              |
| 6                    | 7:0                                                                                    | 0x00              | pixel_order (RO)                                                                                                                                                  | N               | N            |
| R0x0006              | This re                                                                                | gister is an alia | as of R0x3024. Read-only.                                                                                                                                         |                 |              |
| 8                    | 15:0                                                                                   | 0x00A8            | data_pedestal (R/W)                                                                                                                                               | N               | Υ            |
| R0x0008              | This re                                                                                | gister is an alia | as of R0x301E-F. Read-only. Can be made read/write by clearing R0x301A-B[3]                                                                                       |                 |              |
| 64                   | 7:0                                                                                    | 0x01              | frame_format_model_type (RO)                                                                                                                                      | N               | N            |
| R0x0040              | Type 1                                                                                 | . 2-byte Gener    | c Frame Format Description. Read-only.                                                                                                                            |                 |              |
| 65                   | 7:0                                                                                    | 0x12              | frame_format_model_subtype (RO)                                                                                                                                   | N               | N            |
| R0x0041              | Number of descriptors: 1 X (column) descriptor and two Y (row) descriptors. Read-only. |                   |                                                                                                                                                                   |                 |              |
| 66                   | 15:0                                                                                   | 0x5120            | frame_format_descriptor_0 (RO)                                                                                                                                    | Υ               | N            |
| R0x0042              |                                                                                        |                   | .0] of this register reflect the current value of x_output_size[11:0]. Upper 4 bits Read-only, dynamic.                                                           | is the pix      | æl code;     |
| 68                   | 15:0                                                                                   | 0x1002            | frame_format_descriptor_1 (RO)                                                                                                                                    | Υ               | N            |
| R0x0044              | output                                                                                 |                   | al operation, returns 0x1002 to indicates that 2 rows of embedded data are predded data is disabled (by selecting the PN9 test pattern using R0x3070-1) the only. |                 |              |
| 70                   | 15:0                                                                                   | 0x5CD8            | frame_format_descriptor_2 (RO)                                                                                                                                    | Υ               | Ν            |
| R0x0046              |                                                                                        |                   | 0] of this register reflect the current value of y_output_size[11:0]. Upper 4 bits<br>Read-only, dynamic.                                                         | is the pix      | æl code;     |
| 72                   | 15:0                                                                                   | 0x0000            | frame_format_descriptor_3 (RO)                                                                                                                                    | N               | N            |
| R0x0048              | Read-o                                                                                 | only.             |                                                                                                                                                                   |                 |              |
| 74                   | 15:0                                                                                   | 0x0000            | frame_format_descriptor_4 (RO)                                                                                                                                    | N               | N            |
| R0x004A              | Read-o                                                                                 | nly.              |                                                                                                                                                                   |                 |              |
| 76                   | 15:0                                                                                   | 0x0000            | frame format descriptor 5 (RO)                                                                                                                                    | N               | N            |
| R0x004C              | Read-o                                                                                 | only.             | , <u> </u>                                                                                                                                                        |                 |              |
| 78                   | 15:0                                                                                   | 0x0000            | frame format descriptor 6 (RO)                                                                                                                                    | N               | N            |
| R0x004E              | Read-o                                                                                 | only.             | ' _ ' '                                                                                                                                                           |                 |              |
| 80                   | 15:0                                                                                   | 0x0000            | frame format descriptor 7 (RO)                                                                                                                                    | N               | N            |
| R0x0050              | Read-o                                                                                 | only.             | ' _ ' '                                                                                                                                                           |                 |              |
| R0x0050              | Read-o                                                                                 | nly.              |                                                                                                                                                                   |                 |              |



#### Table 5:

**SMIA Configuration Register Descriptions (continued)**R/W (Read or Write) bit; RO (Read Only) bit; Y (Yes); N (No); YM (Yes, Masked)

| Register<br>Dec(Hex) | Bits          | Default          | Name                                                                            | Frame<br>Sync'd | Bad<br>Frame |
|----------------------|---------------|------------------|---------------------------------------------------------------------------------|-----------------|--------------|
| 82                   | 15:0          | 0x0000           | frame_format_descriptor_8 (RO)                                                  | N               | N            |
| R0x0052              | Read-o        | nly.             |                                                                                 |                 |              |
| 84                   | 15:0          | 0x0000           | frame_format_descriptor_9 (RO)                                                  | N               | N            |
| R0x0054              | Read-o        | nly.             |                                                                                 |                 |              |
| 86                   | 15:0          | 0x0000           | frame_format_descriptor_10 (RO)                                                 | N               | N            |
| R0x0056              | Read-o        | nly.             |                                                                                 |                 |              |
| 88                   | 15:0          | 0x0000           | frame_format_descriptor_11 (RO)                                                 | N               | N            |
| R0x0058              | Read-o        | nly.             | 1                                                                               | ı               |              |
| 90                   | 15:0          | 0x0000           | frame format descriptor 12 (RO)                                                 | N               | N            |
| R0x005A              | Read-o        | nly.             |                                                                                 | I               |              |
| 92                   | 15:0          | 0x0000           | frame format descriptor 13 (RO)                                                 | N               | N            |
| R0x005C              | Read-o        | nly.             | ' _ ' '                                                                         | l               |              |
| 94                   | 15:0          | 0x0000           | frame format descriptor 14 (RO)                                                 | N               | N            |
| R0x005E              | Read-o        |                  |                                                                                 | I               |              |
| 128                  | 15:0          | 0x0001           | analog_gain_capability (RO)                                                     | N               | N            |
| R0x0080              |               | es the provision | on of separate (per-color) analog gain control. The sensor supports both global | and separ       | ate (per-    |
|                      |               |                  | ntrol. Read-only.                                                               | •               | 4            |
| 132                  | 15:0          | 0x0008           | analog gain code min (RO)                                                       | N               | N            |
| R0x0084              | Minim         | um gain code.    | Read-only.                                                                      | I               |              |
| 134                  | 15:0          | 0x0FFF           | analog gain code max (RO)                                                       | N               | N            |
| R0x0086              | Maxim         | um gain code     | <u> </u>                                                                        | l               |              |
| 136                  | 15:0          | 0x0001           | analog_gain_code_step (RO)                                                      | N               | N            |
| R0x0088              |               | ode step size. I | 1                                                                               | I               |              |
| 138                  | 15:0          | 0x0000           | analog gain type (RO)                                                           | N               | N            |
| R0x008A              |               |                  | ranalog gain coding type 0 (baseline SMIA). Read-only.                          |                 |              |
| 140                  | 15:0          | 0x0001           | analog_gain_m0 (RO)                                                             | N               | N            |
| R0x008C              |               |                  | in equation. Read-only.                                                         |                 |              |
| 142                  | 15:0          | 0x0000           | analog gain c0 (RO)                                                             | N               | N            |
| R0x008E              |               |                  | in equation. Read-only.                                                         |                 |              |
| 144                  | 15:0          | 0x0000           | analog gain m1 (RO)                                                             | N               | N            |
| R0x0090              |               |                  | in equation. Read-only.                                                         |                 |              |
| 146                  | 15:0          | 0x0008           | analog_gain_c1 (RO)                                                             | N               | N            |
| R0x0092              |               |                  | in equation. Read-only.                                                         |                 | .,           |
| 192                  | 7:0           | 0x01             | data format model type (RO)                                                     | N               | N            |
| R0x00C0              |               |                  | 2-byte data format. Read-only.                                                  |                 | .,           |
| 193                  | 7:0           | 0x05             | data_format_model_subtype (RO)                                                  | N               | N            |
| R0x00C1              |               |                  | on of 3 data format descriptors. Read-only.                                     |                 |              |
| 194                  | 15:0          | 0x0C0C           | data format descriptor 0 (RO)                                                   | N               | N            |
| R0x00C2              |               |                  | RAW10, uncompressed data format. Read-only.                                     | IN              | 1 1          |
| 196                  | 15:0          | 0x0A0A           | data format descriptor 1 (RO)                                                   | N               | N            |
| R0x00C4              | Indicat       |                  | RAW8 data format in which the two LSB of each 10-bit pixel data value are di    |                 |              |
| 100                  | only.<br>15:0 | 0x0808           | data format descriptor 2 (PO)                                                   | NI              | NI           |
| 198<br>R0x00C6       |               |                  | data_format_descriptor_2 (RO)                                                   | N<br>S bit valu | N<br>o Poad  |
| NONDOCO              | maicat        | es support for   | RAW8 data format in which each 10-bit pixel data value is compressed to an      | o-vit valu      | e. kead-     |



### **SMIA Configuration Register Descriptions (continued)**R/W (Read or Write) bit; RO (Read Only) bit; Y (Yes); N (No); YM (Yes, Masked) Table 5:

| Register<br>Dec(Hex) | Bits    | Default           | Name                                                                                                         | Frame<br>Sync'd | Bad<br>Frame |
|----------------------|---------|-------------------|--------------------------------------------------------------------------------------------------------------|-----------------|--------------|
| 200                  | 15:0    | 0x0A08            | data_format_descriptor_3 (RO)                                                                                | N               | N            |
| R0x00C8              | Read-c  | only.             |                                                                                                              |                 |              |
| 202                  | 15:0    | 0x0C08            | data_format_descriptor_4 (RO)                                                                                | N               | N            |
| R0x00CA              | Read-c  | only.             |                                                                                                              |                 |              |
| 204                  | 15:0    | 0x0000            | data_format_descriptor_5 (RO)                                                                                | N               | N            |
| R0x00CC              | Read-c  | only.             |                                                                                                              |                 |              |
| 206                  | 15:0    | 0x0000            | data_format_descriptor_6 (RO)                                                                                | N               | N            |
| R0x00CE              | Read-c  | only.             |                                                                                                              |                 |              |
| 256                  | 7:0     | 0x00              | mode_select (R/W)                                                                                            | Υ               | N            |
| R0x0100              | This re | gister field is a | nn alias of R0x301A[2].                                                                                      |                 |              |
| 257                  | 7:0     | 0x00              | image_orientation (R/W)                                                                                      |                 |              |
| R0x0101              | 7:2     | Х                 | Reserved                                                                                                     |                 |              |
|                      | 1       | 0x00              | image_orientation_vertical_flip                                                                              | Υ               | YM           |
|                      |         |                   | This register field is an alias of R0x3040-1[15].                                                            |                 |              |
|                      | 0       | 0x00              | image_orientation_horizontal_mirror                                                                          | Υ               | YM           |
|                      |         |                   | This register field is an alias of R0x3040-1[14].                                                            |                 |              |
| 259                  | 7:0     | 0x00              | software_reset (R/W)                                                                                         | N               | Υ            |
| R0x0103              | This re | gister field is a | nn alias of R0x301A-B[0].                                                                                    |                 |              |
| 260                  | 7:0     | 0x00              | grouped_parameter_hold (R/W)                                                                                 | N               | Ν            |
| R0x0104              | This re | gister field is a | n alias of R0x301A-B[15].                                                                                    |                 |              |
| 261                  | 7:0     | 0x00              | mask_corrupted_frames (R/W)                                                                                  | N               | Υ            |
| R0x0105              | This re | gister field is a | n alias of R0x301A-B[9].                                                                                     |                 |              |
| 272                  | 7:0     | 0x00              | ccp2_channel_identifier (R/W)                                                                                | Υ               | N            |
| R0x0110              | When    | the CCP2 seria    | l pixel data interface is in use, this three-bit field supplies the DMA channel ic                           | lentifier t     | nat will     |
|                      |         |                   | CP2 embedded synchronization codes.                                                                          |                 |              |
|                      | When    | the MIPI serial   | pixel data interface is in use, the low two bits of this three-bit field supply the                          | e Virtual C     | hannel       |
|                      |         |                   | Data Identifier (DI) byte which forms part of the short and long packet header                               |                 |              |
| 273<br>R0x0111       | 7:0     | 0x01              | ccp2_signalling_mode (R/W)                                                                                   | Υ               | N            |
| KOXUIII              |         |                   | gnaling on the CCP2 serial interface.                                                                        |                 |              |
| 274                  |         |                   | ignaling on the CCP2 serial interface.                                                                       |                 | N.           |
| 274<br>R0x0112       | 15:0    | 0x0C0C            | ccp_data_format (R/W)                                                                                        | Υ               | N            |
| KOXUIIZ              |         |                   | of the compressed pixel data<br>h of the uncompressed pixel data                                             |                 |              |
|                      |         |                   | ster must match one of the valid data format descriptor registers (R0x00C2-                                  | ROxOOC7)        |              |
| 288                  | 7:0     | 0x00              | gain_mode (R/W)                                                                                              | N               | N            |
| R0x0120              |         |                   | as no function.                                                                                              |                 |              |
| 512                  | 15:0    | 0x0524            | fine integration time (R/W)                                                                                  | Υ               | N            |
| R0x0200              |         |                   | grammed in units of pck. This register is an alias of R0x3014-5.                                             | ı               | IN           |
| 514                  | 15:0    | 0x0010            | coarse integration time (R/W)                                                                                | Υ               | N            |
| R0x0202              |         |                   | grammed in units of line_length_pck. This register is an alias of R0x3012-3.                                 | T               | IN           |
| 516                  | 15:0    | 0x000A            | grammed in units of fine_lengtri_pck. This register is an alias of R0x3012-3.  analog_gain_code_global (R/W) | Υ               | NI           |
| R0x0204              |         |                   | 1                                                                                                            | ľ               | N            |
|                      | +       |                   | as of R0x3028-9.                                                                                             | V               | N.I          |
| 518<br>R0x0206       | 15:0    | 0x000A            | analog_gain_code_greenr (R/W)                                                                                | Y               | N            |
|                      |         |                   | as of R0x302A-B.                                                                                             |                 |              |
| 520                  | 15:0    | 0x000A            | analog_gain_code_red (R/W)                                                                                   | Υ               | N            |
| R0x0208              | This re | gister is an ali  | as of R0x302C-D.                                                                                             |                 |              |



#### Table 5:

**SMIA Configuration Register Descriptions (continued)**R/W (Read or Write) bit; RO (Read Only) bit; Y (Yes); N (No); YM (Yes, Masked)

| Register<br>Dec(Hex) | Bits               | Default                            | Name                                                                                                                                                                                                          | Frame<br>Sync'd | Bad<br>Frame |
|----------------------|--------------------|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------|
| 522                  | 15:0               | 0x000A                             | analog_gain_code_blue (R/W)                                                                                                                                                                                   | Υ               | N            |
| R0x020A              | This re            | gister is an ali                   | as of R0x302E-F.                                                                                                                                                                                              | I.              |              |
| 524                  | 15:0               | 0x000A                             | analog gain code greenb (R/W)                                                                                                                                                                                 | Υ               | N            |
| R0x020C              | This re            | gister is an ali                   | as of R0x3030-1.                                                                                                                                                                                              |                 |              |
| 526                  | 15:0               | 0x0100                             | digital_gain_greenr (R/W)                                                                                                                                                                                     | Υ               | N            |
| R0x020E              | This re            | gister is an ali                   | as of R0x3032-3.                                                                                                                                                                                              |                 |              |
| 528                  | 15:0               | 0x0100                             | digital_gain_red (R/W)                                                                                                                                                                                        | Υ               | N            |
| R0x0210              | This re            | gister is an ali                   | as of R0x3034-5.                                                                                                                                                                                              |                 |              |
| 530                  | 15:0               | 0x0100                             | digital_gain_blue (R/W)                                                                                                                                                                                       | Υ               | N            |
| R0x0212              | This re            | gister is an ali                   | as of R0x3036-7.                                                                                                                                                                                              |                 |              |
| 532                  | 15:0               | 0x0100                             | digital_gain_greenb (R/W)                                                                                                                                                                                     | Υ               | N            |
| R0x0214              | This re            | gister is an ali                   | as of R0x3038-9.                                                                                                                                                                                              |                 |              |
| 768                  | 15:0               | 0x0006                             | vt_pix_clk_div (R/W)                                                                                                                                                                                          | N               | Υ            |
| R0x0300              | Clock d            | livisor applied                    | to video timing system clock to generate video timing pixel clock.                                                                                                                                            |                 |              |
| 770                  | 15:0               | 0x0001                             | vt_sys_clk_div (R/W)                                                                                                                                                                                          | N               | N            |
| R0x0302              | Clock o            | livisor applied                    | to PLL output clock to generate video timing system clock.                                                                                                                                                    | l .             |              |
| 772                  | 15:0               | 0x0006                             | pre pll clk div (R/W)                                                                                                                                                                                         | N               | Υ            |
| R0x0304              | Clock d            | livisor applied                    | to EXTCLK to generate PLL input clock.                                                                                                                                                                        | l               |              |
| 774                  | 15:0               | 0x00A5                             | pll_multiplier (R/W)                                                                                                                                                                                          | N               | Υ            |
| R0x0306              | Clock r            | nultiplier appl                    | ied to PLL input clock.                                                                                                                                                                                       | l               |              |
| 776                  | 15:0               | 0x000C                             | op pix clk div (R/W)                                                                                                                                                                                          | N               | Υ            |
| R0x0308              | Clock o            | livisor applied                    | to the output system clock to generate the output pixel clock.                                                                                                                                                | I.              |              |
| 778                  | 15:0               | 0x0001                             | op sys clk div (R/W)                                                                                                                                                                                          | N               | Υ            |
| R0x030A              | Clock d            | livisor applied                    | to PLL output clock to generate output system clock.                                                                                                                                                          | l               |              |
| 832                  | 15:0               | 0x0D6A                             | frame_length_lines (R/W)                                                                                                                                                                                      | Υ               | YM           |
| R0x0340              | This re            | gister is an ali                   | as of R0x300A-B.                                                                                                                                                                                              | I.              |              |
| 834                  | 15:0               | 0x2350                             | line length pck (R/W)                                                                                                                                                                                         | Υ               | YM           |
| R0x0342              | This re            | gister is an ali                   | as of R0x300C-D.                                                                                                                                                                                              |                 |              |
| 836                  | 15:0               | 0x0090                             | x addr start (R/W)                                                                                                                                                                                            | Υ               | N            |
| R0x0344              | This re            | gister is an ali                   | as of R0x3004-5.                                                                                                                                                                                              | I.              |              |
| 838                  | 15:0               | 0x0020                             | y_addr_start (R/W)                                                                                                                                                                                            | Υ               | YM           |
| R0x0346              | This re            | gister is an ali                   | as of R0x3002-5.                                                                                                                                                                                              | l .             |              |
| 840                  | 15:0               | 0x11AF                             | x_addr_end (R/W)                                                                                                                                                                                              | Υ               | N            |
| R0x0348              | This re            | gister is an ali                   | as of R0x3008-9.                                                                                                                                                                                              |                 |              |
| 842                  | 15:0               | 0x0CF7                             | y addr end (R/W)                                                                                                                                                                                              | Υ               | YM           |
| R0x034A              | This re            | gister is an ali                   | as of R0x3006-7.                                                                                                                                                                                              | I.              |              |
| 844                  | 15:0               | 0x1120                             | x_output_size (R/W)                                                                                                                                                                                           | Υ               | N            |
| R0x034C              |                    |                                    | isplayed image. Bit[0] is read-only 0. The default value of this register is set to $x_a$                                                                                                                     | be consist      | ent with     |
| 846                  | 15:0               | 0x0CD8                             | y output size (R/W)                                                                                                                                                                                           | Υ               | N            |
| R0x034E              | Set Y o<br>with th | utput size of t<br>ne default valu | he displayed image. Bit[0] is read-only 0. The default value of this register is seles of y_addr_end and y_addr_start. The output image will have two additions occordance with the frame format descriptors. | et to be co     | nsistent     |
| 896                  | 15:0               | 0x0001                             | x_even_inc (RO)                                                                                                                                                                                               | N               | N            |
| R0x0380              | Read-o             | nly. The fixed                     | value of 1 constrains subsampling operation to use adjacent pixels of a pixel                                                                                                                                 | uad.            |              |



#### Table 5:

**SMIA Configuration Register Descriptions (continued)**R/W (Read or Write) bit; RO (Read Only) bit; Y (Yes); N (No); YM (Yes, Masked)

| Register<br>Dec(Hex)                                                                                                              | Bits                                                                                                                                                  | Default                                                                                                                                                                                                                                                                                                                     | Name                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Frame<br>Sync'd                           | Bad<br>Frame |
|-----------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|--------------|
| 898                                                                                                                               | 15:0                                                                                                                                                  | 0x0001                                                                                                                                                                                                                                                                                                                      | x_odd_inc (R/W)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Υ                                         | YM           |
| R0x0382                                                                                                                           | This re                                                                                                                                               | gister field is a                                                                                                                                                                                                                                                                                                           | an alias of R0x3040-1[8:6].                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                           |              |
| 900                                                                                                                               | 15:0                                                                                                                                                  | 0x0001                                                                                                                                                                                                                                                                                                                      | y_even_inc (RO)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | N                                         | N            |
| R0x0384                                                                                                                           | Read-o                                                                                                                                                | nly. The fixed                                                                                                                                                                                                                                                                                                              | value of 1 constrains subsampling operation to use adjacent pixels of a pixel                                                                                                                                                                                                                                                                                                                                                                                                                                       | quad.                                     |              |
| 902                                                                                                                               | 15:0                                                                                                                                                  | 0x0001                                                                                                                                                                                                                                                                                                                      | y_odd_inc (R/W)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Υ                                         | YM           |
| R0x0386                                                                                                                           | This re                                                                                                                                               | gister field is a                                                                                                                                                                                                                                                                                                           | n alias of R0x3040-1[5:0].                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                           |              |
| 1024                                                                                                                              | 15:0                                                                                                                                                  | 0x0000                                                                                                                                                                                                                                                                                                                      | scaling_mode (R/W)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Υ                                         | Ν            |
| R0x0400                                                                                                                           | 1: Enal                                                                                                                                               |                                                                                                                                                                                                                                                                                                                             | scaling<br>and vertical scaling                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                           |              |
| 1026                                                                                                                              | 15:0                                                                                                                                                  | 0x0000                                                                                                                                                                                                                                                                                                                      | spatial_sampling (R/W)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Υ                                         | N            |
| R0x0402                                                                                                                           |                                                                                                                                                       | er sampling<br>ited sampling                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                           |              |
| 1028                                                                                                                              | 15:0                                                                                                                                                  | 0x0010                                                                                                                                                                                                                                                                                                                      | scale_m (R/W)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Υ                                         | Ν            |
| R0x0404                                                                                                                           | Scale f                                                                                                                                               | actor M.                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                           |              |
| 1030                                                                                                                              | 15:0                                                                                                                                                  | 0x0010                                                                                                                                                                                                                                                                                                                      | scale_n (RO)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | N                                         | Ν            |
| R0x0406                                                                                                                           | Scale f                                                                                                                                               | actor N. Read-                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                           |              |
| 1280                                                                                                                              | 15:0                                                                                                                                                  | 0x0001                                                                                                                                                                                                                                                                                                                      | compression_mode (RO)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | N                                         | Υ            |
| R0x0500                                                                                                                           | 0x0000<br>Read-o                                                                                                                                      | 1: 10-bit to 8-b<br>only.                                                                                                                                                                                                                                                                                                   | bit compression uses the DPCM/PCM Simple Predictor algorithm.                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                           | orithm       |
|                                                                                                                                   | 0x0000<br>Read-o<br>This re<br>and the<br>This re                                                                                                     | 1: 10-bit to 8-b<br>only.<br>gister controls<br>erefore this re<br>gister does no                                                                                                                                                                                                                                           | oit compression uses the DPCM/PCM Simple Predictor algorithm.  The algorithm that is to be used for compression. The sensor only supports a gister is read-only.  To too troll whether data compression is enabled; that is controlled by the ccp_c                                                                                                                                                                                                                                                                 | single algo                               |              |
| R0x0500                                                                                                                           | 0x0000<br>Read-o<br>This re<br>and the<br>This re<br>registe                                                                                          | 1: 10-bit to 8-b<br>only.<br>gister controls<br>erefore this re<br>gister does no<br>or (R0x0012-3).                                                                                                                                                                                                                        | oit compression uses the DPCM/PCM Simple Predictor algorithm.  The algorithm that is to be used for compression. The sensor only supports a gister is read-only.  It control whether data compression is enabled; that is controlled by the ccp_c                                                                                                                                                                                                                                                                   | single algo                               | at           |
|                                                                                                                                   | 0x0000<br>Read-o<br>This re<br>and the<br>This re<br>registe                                                                                          | 1: 10-bit to 8-b<br>only.<br>gister controls<br>erefore this re<br>gister does no<br>r (R0x0012-3).<br>0x0000                                                                                                                                                                                                               | bit compression uses the DPCM/PCM Simple Predictor algorithm.  The algorithm that is to be used for compression. The sensor only supports a gister is read-only.  It control whether data compression is enabled; that is controlled by the ccp_c.  Test_pattern_mode (R/W)                                                                                                                                                                                                                                         | single algo                               |              |
| 1536<br>R0x0600                                                                                                                   | 0x000:<br>Read-o<br>This re<br>and th<br>This re<br>registe<br>15:0<br>This re                                                                        | 1: 10-bit to 8-b<br>only.<br>gister controls<br>erefore this re<br>gister does no<br>r (R0x0012-3).<br>0x0000<br>gister is an alia                                                                                                                                                                                          | it compression uses the DPCM/PCM Simple Predictor algorithm.  the algorithm that is to be used for compression. The sensor only supports a gister is read-only. t control whether data compression is enabled; that is controlled by the ccp_c.  test_pattern_mode (R/W) as of R0x3070-1.                                                                                                                                                                                                                           | single algo<br>data_form                  | at<br>Y      |
| R0x0500<br>1536                                                                                                                   | 0x000:<br>Read-o<br>This re<br>and th<br>This re<br>registe<br>15:0<br>This re                                                                        | 1: 10-bit to 8-b<br>only.<br>gister controls<br>erefore this re<br>gister does no<br>r (R0x0012-3).<br>0x0000<br>gister is an alia                                                                                                                                                                                          | it compression uses the DPCM/PCM Simple Predictor algorithm.  the algorithm that is to be used for compression. The sensor only supports a gister is read-only.  t control whether data compression is enabled; that is controlled by the ccp_c  test_pattern_mode (R/W)  as of R0x3070-1.  test_data_red (R/W)                                                                                                                                                                                                     | single algo                               | at           |
| 1536<br>R0x0600<br>1538<br>R0x0602                                                                                                | 0x000: Read-o This re and the This re registe 15:0 This re 15:0 This re                                                                               | 1: 10-bit to 8-b<br>only.<br>gister controls<br>erefore this re<br>gister does no<br>r (R0x0012-3).<br>0x0000<br>gister is an alia                                                                                                                                                                                          | it compression uses the DPCM/PCM Simple Predictor algorithm. the algorithm that is to be used for compression. The sensor only supports a gister is read-only. t control whether data compression is enabled; that is controlled by the ccp_c test_pattern_mode (R/W) as of R0x3070-1. test_data_red (R/W) as of R0x3072-3.                                                                                                                                                                                         | single algo<br>data_form                  | at<br>Y      |
| 1536<br>R0x0600<br>1538                                                                                                           | 0x000: Read-o This re and the This re registe 15:0 This re 15:0 This re                                                                               | 1: 10-bit to 8-b<br>only.<br>gister controls<br>erefore this re-<br>gister does no<br>r (R0x0012-3).<br>0x0000<br>gister is an alia<br>0x0000<br>gister is an alia                                                                                                                                                          | it compression uses the DPCM/PCM Simple Predictor algorithm. the algorithm that is to be used for compression. The sensor only supports a gister is read-only. t control whether data compression is enabled; that is controlled by the ccp_c test_pattern_mode (R/W) as of R0x3070-1. test_data_red (R/W) as of R0x3072-3. test_data_greenr (R/W)                                                                                                                                                                  | single algo<br>data_form<br>N             | at<br>Y<br>Y |
| 1536<br>R0x0600<br>1538<br>R0x0602<br>1540<br>R0x0604                                                                             | 0x000: Read-o This re and the This re registe 15:0 This re 15:0 This re                                                                               | 1: 10-bit to 8-binly. gister controls erefore this register does note (R0x0012-3). 0x0000 gister is an alia 0x0000 gister is an alia 0x0000                                                                                                                                                                                 | it compression uses the DPCM/PCM Simple Predictor algorithm.  the algorithm that is to be used for compression. The sensor only supports a gister is read-only.  t control whether data compression is enabled; that is controlled by the ccp_c  test_pattern_mode (R/W)  as of R0x3070-1.  test_data_red (R/W)  as of R0x3072-3.  test_data_greenr (R/W)  as of R0x3074-5.                                                                                                                                         | single algo<br>data_form<br>N             | at<br>Y<br>Y |
| 1536<br>R0x0600<br>1538<br>R0x0602<br>1540                                                                                        | 0x000: Read-o This re and th This re registe 15:0 This re 15:0 This re 15:0 This re                                                                   | 1: 10-bit to 8-binly. gister controls erefore this register does no r (R0x0012-3). 0x0000 gister is an alia 0x0000 gister is an alia 0x0000 gister is an alia                                                                                                                                                               | it compression uses the DPCM/PCM Simple Predictor algorithm.  the algorithm that is to be used for compression. The sensor only supports a gister is read-only. t control whether data compression is enabled; that is controlled by the ccp_c  test_pattern_mode (R/W) as of R0x3070-1.  test_data_red (R/W) as of R0x3072-3.  test_data_greenr (R/W) as of R0x3074-5.  test_data_blue (R/W)                                                                                                                       | single algodata_form  N  N                | Y Y          |
| 1536<br>R0x0600<br>1538<br>R0x0602<br>1540<br>R0x0604<br>1542                                                                     | 0x000: Read-o This re and the This re registe 15:0 This re 15:0 This re 15:0 This re This re                                                          | 1: 10-bit to 8-binly. gister controls erefore this register does no r (R0x0012-3).  0x0000 gister is an alia                                                                                                                                     | it compression uses the DPCM/PCM Simple Predictor algorithm.  the algorithm that is to be used for compression. The sensor only supports a gister is read-only.  t control whether data compression is enabled; that is controlled by the ccp_c  test_pattern_mode (R/W)  as of R0x3070-1.  test_data_red (R/W)  as of R0x3072-3.  test_data_greenr (R/W)  as of R0x3074-5.  test_data_blue (R/W)  as of R0x3076-7.                                                                                                 | single algodata_form  N  N                | Y Y          |
| 1536<br>R0x0600<br>1538<br>R0x0602<br>1540<br>R0x0604<br>1542<br>R0x0606                                                          | 0x000: Read-o This re and the This re registe 15:0 This re 15:0 This re 15:0 This re 15:0 This re                                                     | 1: 10-bit to 8-binly. gister controlserefore this register does no r (R0x0012-3).  0x0000 gister is an alia                                                                                                                                      | it compression uses the DPCM/PCM Simple Predictor algorithm.  the algorithm that is to be used for compression. The sensor only supports a gister is read-only.  t control whether data compression is enabled; that is controlled by the ccp_c  test_pattern_mode (R/W)  as of R0x3070-1.  test_data_red (R/W)  as of R0x3072-3.  test_data_greenr (R/W)  as of R0x3074-5.  test_data_blue (R/W)  as of R0x3076-7.  test_data_greenb (R/W)                                                                         | single algo                               | Y Y Y Y      |
| 1536<br>R0x0600<br>1538<br>R0x0602<br>1540<br>R0x0604<br>1542<br>R0x0606                                                          | 0x000: Read-o This re and the This re registe 15:0 This re 15:0 This re 15:0 This re 15:0 This re                                                     | 1: 10-bit to 8-binly. gister controlserefore this register does no r (R0x0012-3).  0x0000 gister is an alia                                                                                                                                      | it compression uses the DPCM/PCM Simple Predictor algorithm.  the algorithm that is to be used for compression. The sensor only supports a gister is read-only.  t control whether data compression is enabled; that is controlled by the ccp_c  test_pattern_mode (R/W)  as of R0x3070-1.  test_data_red (R/W)  as of R0x3072-3.  test_data_greenr (R/W)  as of R0x3074-5.  test_data_blue (R/W)  as of R0x3076-7.                                                                                                 | single algo                               | Y Y Y Y      |
| 1536<br>R0x0600<br>1538<br>R0x0602<br>1540<br>R0x0604<br>1542<br>R0x0606<br>1544<br>R0x0608                                       | 0x000: Read-o This re and the This re registe 15:0 This re                                        | 1: 10-bit to 8-binly. gister controls erefore this register does no r (R0x0012-3).  0x0000 gister is an alia                                                                                   | it compression uses the DPCM/PCM Simple Predictor algorithm.  the algorithm that is to be used for compression. The sensor only supports a gister is read-only. t control whether data compression is enabled; that is controlled by the ccp_collection of R0x3070-1.  test_pattern_mode (R/W) as of R0x3072-3.  test_data_greenr (R/W) as of R0x3074-5.  test_data_blue (R/W) as of R0x3076-7.  test_data_greenb (R/W) as of R0x3078-8.                                                                            | single algo                               | Y Y Y Y Y    |
| 1536<br>R0x0600<br>1538<br>R0x0602<br>1540<br>R0x0604<br>1542<br>R0x0606<br>1544<br>R0x0608                                       | 0x000: Read-o This re and the This re registe 15:0 This re                                        | 1: 10-bit to 8-binly. gister controls erefore this register does no r (R0x0012-3).  0x0000 gister is an alia                                                                                   | it compression uses the DPCM/PCM Simple Predictor algorithm.  the algorithm that is to be used for compression. The sensor only supports a gister is read-only. t control whether data compression is enabled; that is controlled by the ccp_c  test_pattern_mode (R/W) as of R0x3070-1.  test_data_red (R/W) as of R0x3072-3.  test_data_greenr (R/W) as of R0x3074-5.  test_data_blue (R/W) as of R0x3076-7.  test_data_greenb (R/W) as of R0x3078-8.  horizontal_cursor_width (R/W)                              | single algo                               | Y Y Y Y Y    |
| 1536<br>R0x0600<br>1538<br>R0x0602<br>1540<br>R0x0604<br>1542<br>R0x0606<br>1544<br>R0x0608                                       | 0x000: Read-o This re and the This re registe 15:0 This re                           | 1: 10-bit to 8-binly. gister controls erefore this register does no r (R0x0012-3).  0x0000 gister is an alia 0x0000                                                                            | it compression uses the DPCM/PCM Simple Predictor algorithm.  the algorithm that is to be used for compression. The sensor only supports a gister is read-only.  t control whether data compression is enabled; that is controlled by the ccp_collected.  test_pattern_mode (R/W) as of R0x3070-1.  test_data_red (R/W) as of R0x3072-3.  test_data_greenr (R/W) as of R0x3074-5.  test_data_blue (R/W) as of R0x3076-7.  test_data_greenb (R/W) as of R0x3078-8.  horizontal_cursor_width (R/W) as of R0x31EC-D.   | single algo                               | Y Y Y Y N    |
| 1536<br>R0x0600<br>1538<br>R0x0602<br>1540<br>R0x0604<br>1542<br>R0x0606<br>1544<br>R0x0608                                       | 0x000: Read-o This re and the This re registe 15:0 This re                           | 1: 10-bit to 8-binly. gister controls erefore this register does no r (R0x0012-3).  0x0000 gister is an alia 0x0000                                                                            | bit compression uses the DPCM/PCM Simple Predictor algorithm.  The algorithm that is to be used for compression. The sensor only supports a gister is read-only.  It control whether data compression is enabled; that is controlled by the ccp_ct                                                                                                                                                                                                                                                                  | single algo                               | Y Y Y Y N    |
| 1536<br>R0x0600<br>1538<br>R0x0602<br>1540<br>R0x0604<br>1542<br>R0x0606<br>1544<br>R0x0608<br>1546<br>R0x060A                    | 0x000: Read-o This re and the This re registe 15:0 This re | 1: 10-bit to 8-binly. gister controls erefore this register does no r (R0x0012-3).  0x0000 gister is an alia 0x0000 | it compression uses the DPCM/PCM Simple Predictor algorithm.  It the algorithm that is to be used for compression. The sensor only supports a gister is read-only.  It control whether data compression is enabled; that is controlled by the ccp_collection.  Itest_pattern_mode (R/W)  as of R0x3070-1.  Itest_data_red (R/W)  as of R0x3072-3.  Itest_data_greenr (R/W)  as of R0x3074-5.  Itest_data_blue (R/W)  as of R0x3076-7.  Itest_data_greenb (R/W)  as of R0x3078-8.  Indicate the predictor algorithm. | single algodata_form  N  N  N  N  N  N  N | Y Y Y Y N N  |
| 1536<br>R0x0600<br>1538<br>R0x0602<br>1540<br>R0x0604<br>1542<br>R0x0606<br>1544<br>R0x0608<br>1546<br>R0x060A<br>1548<br>R0x060C | 0x000: Read-o This re and the This re registe 15:0 This re | 1: 10-bit to 8-binly. gister controls erefore this register does no r (R0x0012-3).  0x0000 gister is an alia 0x0000 | bit compression uses the DPCM/PCM Simple Predictor algorithm.  It the algorithm that is to be used for compression. The sensor only supports a gister is read-only. It control whether data compression is enabled; that is controlled by the ccp_collection test_pattern_mode (R/W)  as of R0x3070-1.  Itest_data_red (R/W) as of R0x3072-3.  Itest_data_greenr (R/W) as of R0x3074-5.  Itest_data_blue (R/W) as of R0x3076-7.  Itest_data_greenb (R/W) as of R0x3078-8.  Indicate the predictor algorithm.        | single algodata_form  N  N  N  N  N  N  N | Y Y Y Y N N  |



# **SMIA Parameter Limit Register Descriptions**

Table 6: SMIA Parameter Limit Register Descriptions

R/W (Read or Write) bit; RO (Read Only) bit; Y (Yes); N (No); YM (Yes, Masked)

| Register<br>Dec(Hex) | Bits               | Default                  | Name                                                                                                                                                                                   | Frame<br>Sync'd | Bad<br>Frame |
|----------------------|--------------------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------|
| 4096                 | 15:0               | 0x0001                   | integration_time_capability (RO)                                                                                                                                                       | N               | N            |
| R0x1000              | Indicate<br>R0x301 |                          | n of coarse and fine integration time control. Read-only. Can be made read/w                                                                                                           | rite by cle     | earing       |
| 4100                 | 15:0               | 0x0000                   | coarse_integration_time_min (R/W)                                                                                                                                                      | N               | N            |
| R0x1004              | The mi             | nimum coarse             | integration time. Read-only. Can be made read/write by clearing R0x301A-B[                                                                                                             | 3].             |              |
| 4102                 | 15:0               | 0x0001                   | coarse_integration_time_max_margin (R/W)                                                                                                                                               | N               | N            |
| R0x1006              | Can be             | made read/wr             | integration time is (frame_length_lines - coarse_integration_time_max_ma<br>ite by clearing R0x301A-B[3].<br>It can be broken. The result will be a gradual degradation of frame rate. | argin). Rea     | d-only.      |
| 4104                 | 15:0               | 0x0524                   | fine_integration_time_min (R/W)                                                                                                                                                        | N               | N            |
| R0x1008              | The mi             | nimum fine int           | egration time. Read-only. Can be made read/write by clearing R0x301A-B[3].                                                                                                             |                 |              |
| 4106                 | 15:0               | 0x0408                   | fine_integration_time_max_margin (R/W)                                                                                                                                                 | N               | N            |
| R0x100A              |                    |                          | tegration time is (line_length_pck - fine_integration_time_max_margin). Re<br>learing R0x301A-B[3].                                                                                    | ad-only. C      | an be        |
| 4224                 | 15:0               | 0x0001                   | digital_gain_capability (RO)                                                                                                                                                           | N               | N            |
| R0x1080              | Indicate           | es the provisio          | n of separate (per-color) digital gain control. Read-only.                                                                                                                             |                 |              |
| 4228                 | 15:0               | 0x0100                   | digital_gain_min (RO)                                                                                                                                                                  | N               | N            |
| R0x1084              | UFIX16             | . Minimum val            | ue of digital gain is 1.0. Read-only.                                                                                                                                                  |                 |              |
| 4230                 | 15:0               | 0x0F00                   | digital_gain_max (RO)                                                                                                                                                                  | N               | N            |
| R0x1086              | UFIX16             | . Maximum va             | lue of digital gain is 7.0. Read-only.                                                                                                                                                 |                 |              |
| 4232                 | 15:0               | 0x0100                   | digital_gain_step_size (RO)                                                                                                                                                            | N               | N            |
| R0x1088              | UFIX16             | . Step size for c        | ligital gain is 1.0. Read-only.                                                                                                                                                        |                 |              |
| 4352                 | 31:0               | 0x40000000               | min_ext_clk_freq_mhz (RO)                                                                                                                                                              | N               | N            |
| R0x1100              | FLP32.             | Minimum exte             | rnal clock frequency into PLL is 2.0 MHz. Read-only.                                                                                                                                   |                 |              |
| 4356                 | 31:0               | 0x42800000               | max_ext_clk_freq_mhz (RO)                                                                                                                                                              | N               | N            |
| R0x1104              | FLP32.             | Maximum exte             | ernal clock frequency into PLL is 64.0 MHz. Read-only.                                                                                                                                 |                 |              |
| 4360                 | 15:0               | 0x0001                   | min_pre_pll_clk_div (RO)                                                                                                                                                               | N               | N            |
| R0x1108              | Minim              | ım clock diviso          | r applied to PLL input clock. Read-only.                                                                                                                                               |                 |              |
| 4362                 | 15:0               | 0x0040                   | max_pre_pll_clk_div (RO)                                                                                                                                                               | N               | N            |
| R0x110A              | Maxim              | um clock diviso          | or applied to PLL input clock. Read-only.                                                                                                                                              |                 |              |
| 4364                 | 31:0               | 0x40000000               | min_pll_ip_freq_mhz (RO)                                                                                                                                                               | N               | N            |
| R0x110C              | FLP32.             | Minimum clocl            | r frequency into the PFD of the PLL is 2.0 MHz. Read-only.                                                                                                                             |                 |              |
| 4368                 | 31:0               | 0x41C00000               | max_pll_ip_freq_mhz (RO)                                                                                                                                                               | N               | N            |
| R0x1110              | FLP32.             |                          | k frequency into the PFD of the PLL is 24 MHz. Read-only.                                                                                                                              |                 |              |
| 4372                 | 15:0               | 0x0020                   | min_pll_multiplier (RO)                                                                                                                                                                | N               | N            |
| R0x1114              | Minim              | ım multiplier a          | pplied by PLL. Read-only.                                                                                                                                                              |                 |              |
| 4374                 | 15:0               | 0x0180                   | max_pll_multiplier (RO)                                                                                                                                                                | N               | N            |
| R0x1116              | Maxim              | um multiplier a          | applied by PLL. Read-only.                                                                                                                                                             |                 |              |
| 4376                 | 31:0               | 0x43C00000               | min_pll_op_freq_mhz (RO)                                                                                                                                                               | N               | N            |
| R0x1118              | FLP32.             | Minimum outp             | out frequency supported by the PLL is 384.0 MHz. Read-only.                                                                                                                            |                 |              |
| 4380                 | 31:0               | 0x44400000               | max_pll_op_freq_mhz (RO)                                                                                                                                                               | N               | N            |
| R0x111C              | FLP32.             | Maximum out <sub>l</sub> | out frequency supported by the PLL is 768.0 MHz. Read-only.                                                                                                                            |                 |              |



#### Table 6:

**SMIA Parameter Limit Register Descriptions (continued)**R/W (Read or Write) bit; RO (Read Only) bit; Y (Yes); N (No); YM (Yes, Masked)

| Register<br>Dec(Hex) | Bits   | Default          | Name                                                                                                                                                     | Frame<br>Sync'd | Bad<br>Frame |
|----------------------|--------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------|
| 4384                 | 15:0   | 0x0001           | min_vt_sys_clk_div (RO)                                                                                                                                  | N               | Ν            |
| R0x1120              | Minim  | um divisor for t | he video timing sys_clk. Read-only.                                                                                                                      |                 |              |
| 4386                 | 15:0   | 0x0010           | max_vt_sys_clk_div (RO)                                                                                                                                  | N               | N            |
| R0x1122              | Maxim  |                  | the video timing sys_clk. Read-only.                                                                                                                     |                 |              |
| 4388                 | 31:0   | 0x41C00000       | min_vt_sys_clk_freq_mhz (RO)                                                                                                                             | N               | N            |
| R0x1124              | FLP32. | Minimum freq     | uency for the video timing sys_clk is 24.0 MHz.                                                                                                          |                 |              |
| 4392                 | 31:0   | 0x41C00000       | max_vt_sys_clk_freq_mhz (RO)                                                                                                                             | N               | N            |
| R0x1128              | FLP32. | Maximum freq     | uency for the video timing sys_clk is 768.0 MHz. Read-only.                                                                                              |                 |              |
| 4396                 | 31:0   | 0x4099999A       | min_vt_pix_clk_freq_mhz (RO)                                                                                                                             | N               | N            |
| R0x112C              | FLP32. | Minimum freq     | uency for video timing pix_clk is 4.8 MHz. Read-only.                                                                                                    |                 |              |
| 4400                 | 31:0   | 0x435C0000       | max_vt_pix_clk_freq_mhz (RO)                                                                                                                             | N               | N            |
| R0x1130              | FLP32. | Maximum freq     | uency for video timing pix_clk is 220.0 MHz. Read-only.                                                                                                  | •               |              |
| 4404                 | 15:0   | 0x0004           | min_vt_pix_clk_div (RO)                                                                                                                                  | N               | N            |
| R0x1134              | Minim  | um divisor for t | he video timing pix_clk. Read-only.                                                                                                                      | •               |              |
| 4406                 | 15:0   | 0x0010           | max_vt_pix_clk_div (RO)                                                                                                                                  | N               | N            |
| R0x1136              | Maxim  | um divisor for   | the video timing pix_clk. Read-only.                                                                                                                     |                 |              |
| 4416                 | 15:0   | 0x0094           | min frame length lines (R/W)                                                                                                                             | N               | N            |
| R0x1140              | Minim  | um frame lengt   | th. Read-only. Can be made read/write by clearing R0x301A-B[3].                                                                                          |                 |              |
| 4418                 | 15:0   | 0xFFFF           | max frame length lines (R/W)                                                                                                                             | N               | N            |
| R0x1142              | Maxim  | um frame leng    | th. The maximum frame length is only constrained by the size of the read/w                                                                               | rite field i    | n the        |
|                      |        |                  | egister (16-bits). Read-only. Can be made read/write by clearing R0x301A-B[                                                                              |                 |              |
| 4420                 | 15:0   | 0x0930           | min_line_length_pck (R/W)                                                                                                                                | N               | N            |
| R0x1144              | Minim  | ım line length.  | Read-only. Can be made read/write by clearing R0x301A-B[3].                                                                                              |                 |              |
| 4422                 | 15:0   | 0xFFFE           | max_line_length_pck (R/W)                                                                                                                                | N               | N            |
| R0x1146              |        |                  | . The maximum line length is only constrained by the size of the read/write fiter (16 bits). Read-only. Can be made read/write by clearing R0x301A-B[3]. | field in the    | 2            |
| 4424                 | 15:0   | 0x0138           | min_line_blanking_pck (R/W)                                                                                                                              | N               | N            |
| R0x1148              | Minim  | um line blankin  | g time. Read-only. Can be made read/write by clearing R0x301A-B[3].                                                                                      |                 |              |
| 4426                 | 15:0   | 0x0092           | min_frame_blanking_lines (R/W)                                                                                                                           | N               | N            |
| R0x114A              | Minim  | um frame blanl   | king time. Read-only. Can be made read/write by clearing R0x301A-B[3].                                                                                   |                 |              |
| 4448                 | 15:0   | 0x0001           | min_op_sys_clk_div (RO)                                                                                                                                  | N               | N            |
| R0x1160              | Minim  | um divisor for t | he output sys_clk. Read-only.                                                                                                                            |                 |              |
| 4450                 | 15:0   | 0x0010           | max_op_sys_clk_div (RO)                                                                                                                                  | N               | N            |
| R0x1162              | Maxim  | um divisor for   | the output sys_clk. Read-only.                                                                                                                           |                 |              |
| 4452                 | 31:0   |                  | min_op_sys_clk_freq_mhz (RO)                                                                                                                             | N               | N            |
| R0x1164              | FLP32. | Minimum frequ    | uency for output sys clk is 24.0 MHz. Read-only.                                                                                                         |                 |              |
| 4456                 | 31:0   |                  | max op sys clk freq mhz (RO)                                                                                                                             | N               | N            |
| R0x1168              | FLP32. |                  | uency for output sys_clk is 1000.0 MHz. Read-only.                                                                                                       | 1               |              |
| 4460                 | 15:0   | 0x0008           | min op pix clk div (RO)                                                                                                                                  | N               | N            |
| R0x116C              | Minim  |                  | putput pix_clk. Read-only.                                                                                                                               | 1               |              |
| 4462                 | 15:0   | 0x000A           | max_op_pix_clk_div (RO)                                                                                                                                  | N               | N            |
| R0x116E              |        |                  | output pix clk. Read-only.                                                                                                                               | 1               |              |
| 4464                 | 31:0   |                  | min op pix clk freq mhz (RO)                                                                                                                             | N               | N            |
|                      |        |                  | uency for output pix clk is 2.4 MHz. Read-only.                                                                                                          | 1               |              |



#### Table 6:

**SMIA Parameter Limit Register Descriptions (continued)**R/W (Read or Write) bit; RO (Read Only) bit; Y (Yes); N (No); YM (Yes, Masked)

| Register<br>Dec(Hex) | Bits     | Default             | Name                                                                          | Frame<br>Sync'd | Bad<br>Frame |
|----------------------|----------|---------------------|-------------------------------------------------------------------------------|-----------------|--------------|
| 4468                 | 31:0     | 0x42C80000          | max_op_pix_clk_freq_mhz (RO)                                                  | N               | N            |
| R0x1174              | FLP32.   | Maximum freq        | uency for output pix_clk is 100.0 MHz. Read-only.                             |                 |              |
| 4480                 | 15:0     | 0x0018              | x_addr_min (RO)                                                               | N               | N            |
| R0x1180              | Minim    | um value for x_     | addr_start, x_addr_end. Read-only.                                            |                 |              |
| 4482                 | 15:0     | 0x0000              | y_addr_min (RO)                                                               | N               | N            |
| R0x1182              | Minim    | um value for y_     | addr_start, y_addr_end. Read-only.                                            |                 |              |
| 4484                 | 15:0     | 0x1227              | x_addr_max (RO)                                                               | N               | N            |
| R0x1184              | Maxim    | um value for x      | _addr_start, x_addr_end. Read-only.                                           |                 |              |
| 4486                 | 15:0     | 0x0D17              | y_addr_max (RO)                                                               | N               | N            |
| R0x1186              | Maxim    | um value for y      | _addr_start, y_addr_end. Read-only.                                           |                 |              |
| 4544                 | 15:0     | 0x0001              | min_even_inc (RO)                                                             | N               | N            |
| R0x11C0              | Minim    | um value for in     | crement of even X/Y addresses when subsampling is enabled. Read-only.         |                 |              |
| 4546                 | 15:0     | 0x0001              | max even inc (RO)                                                             | N               | N            |
| R0x11C2              | Maxim    | um value for in     | ncrement of even X/Y addresses when subsampling is enabled. Read-only.        |                 |              |
| 4548                 | 15:0     | 0x0001              | min odd inc (RO)                                                              | N               | N            |
| R0x11C4              | Minim    | um value for in     | crement of odd X/Y addresses when subsampling is enabled. Read-only.          |                 |              |
| 4550                 | 15:0     | 0x0007              | max odd inc (RO)                                                              | N               | N            |
| R0x11C6              | Maxim    | um value for ir     | ncrement of odd X/Y addresses when subsampling is enabled. Read-only.         |                 |              |
|                      |          |                     | ues are supported by the sensor, but only the values 1, 3 and 7 for x_odd_inc | and 1, 3, 7     | , 15 and     |
|                      | 31 for y | /_odd_inc. A va     | alue of 3 gives 2x subsampling and a value of 7 gives 4x subsampling.         |                 |              |
| 4608                 | 15:0     | 0x0002              | scaling_capability (RO)                                                       | N               | N            |
| R0x1200              | Indicat  | es the provision    | n of a full (horizontal and vertical) scaler. Read-only.                      |                 |              |
| 4612                 | 15:0     | 0x0010              | scaler_m_min (RO)                                                             | N               | N            |
| R0x1204              | Indicat  | es the minimur      | m M value for the scaler. Read-only.                                          |                 |              |
| 4614                 | 15:0     | 0x0080              | scaler_m_max (RO)                                                             | N               | N            |
| R0x1206              | Indicat  | es the maximu       | m M value for the scaler. Read-only.                                          |                 |              |
| 4616                 | 15:0     | 0x0010              | scaler_n_min (RO)                                                             | N               | N            |
| R0x1208              | Indicat  | es the minimu       | m N value for the scaler. Read-only.                                          |                 |              |
| 4618                 | 15:0     | 0x0010              | scaler_n_max (RO)                                                             | N               | N            |
| R0x120A              | Indicat  | es the maximu       | m N value for the scaler. Read-only.                                          |                 |              |
| 4864                 | 15:0     | 0x0001              | compression capability (RO)                                                   | N               | N            |
| R0x1300              | Indicat  | es the capabilit    | y for performing 10-bit to 8-bit pixel data compression. Read-only.           |                 |              |
| 5120                 | 15:0     | 0x0242              | matrix element redinred (R/W)                                                 | N               | N            |
| R0x1400              | Read-o   | nly. Can be ma      | de read/write by clearing R0x301A-B[3].                                       |                 |              |
| 5122                 | 15:0     | 0xFF00              | matrix_element_greeninred (R/W)                                               | N               | N            |
| R0x1402              |          |                     | ix. Read-only. Can be made read/write by clearing R0x301A-B[3].               | <u>I</u>        | <u> </u>     |
| 5124                 | 15:0     | 0xFFBE              | matrix element blueinred (R/W)                                                | N               | N            |
| R0x1404              |          |                     | ix. Read-only. Can be made read/write by clearing R0x301A-B[3].               |                 |              |
| 5126                 | 15:0     | 0xFFB4              | matrix_element_redingreen (R/W)                                               | N               | N            |
| R0x1406              |          |                     | ix. Read-only. Can be made read/write by clearing R0x301A-B[3].               | <u> </u>        |              |
| 5128                 | 15:0     | 0x0200              | matrix element greeningreen (R/W)                                             | N               | N            |
| R0x1408              |          |                     | ix. Read-only. Can be made read/write by clearing R0x301A-B[3].               |                 |              |
| 5130                 | 15:0     | 0xFF4D              | matrix_element_blueingreen (R/W)                                              | N               | N            |
| R0x140A              |          |                     | ix. Read-only. Can be made read/write by clearing R0x301A-B[3].               | 1.4             |              |
|                      | COIOI C  | on centri i i i ati | nead only. can be made read, write by cleaning hoxboth b[b].                  |                 |              |



#### Table 6:

**SMIA Parameter Limit Register Descriptions (continued)**R/W (Read or Write) bit; RO (Read Only) bit; Y (Yes); N (No); YM (Yes, Masked)

| Register<br>Dec(Hex) | Bits    | Default        | Name                                                            | Frame<br>Sync'd | Bad<br>Frame |
|----------------------|---------|----------------|-----------------------------------------------------------------|-----------------|--------------|
| 5132                 | 15:0    | 0xFFF1         | matrix_element_redinblue (R/W)                                  | N               | N            |
| R0x140C              | Color-c | orrection matr | ix. Read-only. Can be made read/write by clearing R0x301A-B[3]. |                 |              |
| 5134                 | 15:0    | 0xFF34         | matrix_element_greeninblue (R/W)                                | N               | N            |
| R0x140E              | Color-c | orrection matr | ix. Read-only. Can be made read/write by clearing R0x301A-B[3]. |                 |              |
| 5136                 | 15:0    | 0x01DC         | matrix_element_blueinblue (R/W)                                 | N               | N            |
| R0x1410              | Color-c | orrection matr | x. Read-only. Can be made read/write by clearing R0x301A-B[3].  | •               |              |

# **Manufacturer Specific Register Descriptions**

#### Table 7: **Manufacturer Specific Register Description**

R/W (Read or Write) bit; RO (Read Only) bit; Y (Yes); N (No); YM (Yes, Masked)

| Register<br>Dec(Hex) | Bits                                                                                                                 | Default                                        | Name                                                                                                                                                                                                                                                                      | Frame<br>Sync'd | Bad<br>Frame |  |  |  |
|----------------------|----------------------------------------------------------------------------------------------------------------------|------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------|--|--|--|
| 12288                | 15:0                                                                                                                 | 0x2E01                                         | model_id_ (R/W)                                                                                                                                                                                                                                                           | N               | N            |  |  |  |
| R0x3000              | Model                                                                                                                | ID. Read-only.                                 | Can be made read/write by clearing R0x301A-B[3].                                                                                                                                                                                                                          |                 |              |  |  |  |
| 12290                | 15:0                                                                                                                 | 0x0020                                         | y_addr_start_ (R/W)                                                                                                                                                                                                                                                       | Υ               | YM           |  |  |  |
| R0x3002              |                                                                                                                      |                                                | le pixels to be read out (not counting any dark rows that may be read). To mo<br>ster to the starting Y value.                                                                                                                                                            | ve the im       | age          |  |  |  |
| 12292                | 15:0                                                                                                                 | 0x0090                                         | x_addr_start_ (R/W)                                                                                                                                                                                                                                                       | Υ               | N            |  |  |  |
| R0x3004              |                                                                                                                      |                                                | isible pixels to be read out (not counting any dark columns that may be read)<br>nis register to the starting X value.                                                                                                                                                    | . To move       | the          |  |  |  |
| 12294                | 15:0                                                                                                                 | 0x0CF7                                         | y_addr_end_ (R/W)                                                                                                                                                                                                                                                         | Υ               | YM           |  |  |  |
| R0x3006              | The las                                                                                                              | The last row of visible pixels to be read out. |                                                                                                                                                                                                                                                                           |                 |              |  |  |  |
| 12296                | 15:0                                                                                                                 | 0x11AF                                         | x_addr_end_ (R/W)                                                                                                                                                                                                                                                         | Υ               | N            |  |  |  |
| R0x3008              | The las                                                                                                              | t column of vi                                 | sible pixels to be read out.                                                                                                                                                                                                                                              |                 |              |  |  |  |
| 12298                | 15:0                                                                                                                 | 0x0D6A                                         | frame_length_lines_ (R/W)                                                                                                                                                                                                                                                 | Υ               | YM           |  |  |  |
| R0x300A              | The number of complete lines (rows) in the output frame. This includes visible lines and vertical blanking lines.    |                                                |                                                                                                                                                                                                                                                                           |                 |              |  |  |  |
| 12300                | 15:0                                                                                                                 | 0x2350                                         | line_length_pck_ (R/W)                                                                                                                                                                                                                                                    | Υ               | YM           |  |  |  |
| R0x300C              | The number of pixel clock periods in one line (row) time. This includes visible pixels and horizontal blanking time. |                                                |                                                                                                                                                                                                                                                                           |                 |              |  |  |  |
| 12304                | 15:0                                                                                                                 | 0x0128                                         | fine_correction (R/W)                                                                                                                                                                                                                                                     | Ν               | Υ            |  |  |  |
| R0x3010              | fine_ir                                                                                                              | itegration_tim                                 | correction factor. This is an offset that is applied to the programmed value of the such that the actual integration time matches the integration time equation to the modified under normal operation, but must be modified when binning (vider (pc_speed[2:0]) is used. | n.              | d or the     |  |  |  |
| 12306                | 15:0                                                                                                                 | 0x0010                                         | coarse_integration_time_(R/W)                                                                                                                                                                                                                                             | Υ               | N            |  |  |  |
| R0x3012              | Integra                                                                                                              | ntion time spec                                | cified in multiples of line_length_pck                                                                                                                                                                                                                                    |                 |              |  |  |  |
| 12308                | 15:0                                                                                                                 | 0x0524                                         | fine_integration_time_(R/W)                                                                                                                                                                                                                                               | Υ               | N            |  |  |  |
| R0x3014              | Integra                                                                                                              | ition time spec                                | cified as a number of pixel clocks.                                                                                                                                                                                                                                       |                 |              |  |  |  |



#### Table 7:

Manufacturer Specific Register Description (continued)
R/W (Read or Write) bit; RO (Read Only) bit; Y (Yes); N (No); YM (Yes, Masked)

| Register<br>Dec(Hex) | Bits    | Default                         | Name                                                                                                                                                                                                                                                                                                             | Frame<br>Sync'd | Bad<br>Frame |
|----------------------|---------|---------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------|
| 12310                | 15:0    | 0x0111                          | row_speed (R/W)                                                                                                                                                                                                                                                                                                  |                 |              |
| R0x3016              | 15:11   | Χ                               | Reserved                                                                                                                                                                                                                                                                                                         |                 |              |
|                      | 10:8    | 0x0001                          | row_speed_opclk_speed<br>Slows down the output pixel clock frequency relative to the system clock<br>frequency. A programmed value of N gives an output pixel clock period of N<br>system clocks. Only values 1, 2 and 4 are supported. A value of 0 is illegal: it<br>causes the clock to stop.                 | N               | N            |
|                      | 7       | Х                               | Reserved                                                                                                                                                                                                                                                                                                         |                 |              |
|                      | 6:4     | 0x0001                          | row_speed_opclk_delay Number of half-system-clock-cycle increments to delay the rising edge of PIXCLK relative to transitions on FRAME_VALID, LINE_VALID, and DOUT.                                                                                                                                              | N               | N            |
|                      | 3       | Х                               | Reserved                                                                                                                                                                                                                                                                                                         |                 |              |
|                      | 2:0     | 0x0001                          | row_speed_pixclk_speed<br>Slows down the internal pixel clock frequency relative to the system clock<br>frequency. A programmed value of N gives a pixel clock period of N system<br>clocks. Only values 1, 2 and 4 are supported. A value of 0 is illegal: it causes<br>the clock to stop.                      | Y               | YM           |
| 12312                | 15:0    | 0x0000                          | extra_delay (R/W)                                                                                                                                                                                                                                                                                                | Υ               | N            |
| R0x3018              | clock p | eriods. Can be<br>he integratio | ted between frames. A programmed value of N increases the vertical blanking used to get a more exact frame rate. May affect the integration times of parts in time is less than 1 frame.                                                                                                                         |                 |              |
| 12314                | 15:0    | 0x0018                          | reset_register (R/W)                                                                                                                                                                                                                                                                                             |                 |              |
| R0x301A              | 15      | 0x0000                          | reset_register_grouped_parameter_hold  0: INSERT of many of the registers is synchronized to frame start.  1: Inhibit register INSERTs; register changes will remain pending until this bit is returned to 0. When this bit is returned to 0, all pending register INSERTs will be made on the next frame start. | N               | N            |
|                      | 14      | 0x0000                          | reset_register_gain_insert  1: Gain values will always take effect the following frame independent of the integration time. 0: Gain will not INSERT if an integration time change is in progress.                                                                                                                | N               | Υ            |
|                      | 13      | Χ                               | Reserved                                                                                                                                                                                                                                                                                                         |                 |              |
|                      | 12      | 0x0000                          | reset_register_smia_serializer_dis This bit disables the SMIA high-speed serializer and differential output buffers.                                                                                                                                                                                             | N               | N            |
|                      | 11      | Х                               | Reserved                                                                                                                                                                                                                                                                                                         |                 |              |
|                      | 10      | 0x0000                          | reset_register_restart_bad  1: A restart is forced any time a bad frame is detected. This can shorten the delay when waiting for a good frame, since the delay for masking out a bad frame will be the integration time rather than the full-frame time.                                                         | N               | N            |
|                      | 9       | 0x0000                          | reset_register_mask_bad  0: The sensor will produce bad (corrupted) frames as a result of some register changes.  1: Bad (corrupted) frames are masked within the sensor by extending the vertical blanking time for the duration of the bad frame.                                                              | N               | N            |
|                      | 8       | 0x0000                          | reset_register_gpi_en 0: The primary input buffers associated with the GPI0, GPI1, GPI2, GPI3 inputs are powered down and the GPI cannot be used.                                                                                                                                                                | N               | N            |



### Manufacturer Specific Register Description (continued) R/W (Read or Write) bit; RO (Read Only) bit; Y (Yes); N (No); YM (Yes, Masked) Table 7:

| Register<br>Dec(Hex) | Bits    | Default          | Name                                                                                                                                                                                                                                                                                                                                  | Frame<br>Sync'd | Bad<br>Frame |
|----------------------|---------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------|
|                      | 7       | 0x0000           | reset_register_parallel_en  0: The parallel data interface (DOUT[9:0], LINE_VALID, FRAME_VALID, and PIXCLK) is disabled and the outputs are placed in a high-impedance state.  1: The parallel data interface is enabled. The output signals can be switched between a driven and a high-impedance state using output-enable control. | N               | N            |
|                      | 6       | 0x0000           | reset_register_drive_pins 0: The parallel data interface (DOUT[9:0], LINE_VALID, FRAME_VALID, and PIXCLK) may enter a high-impedance state (depending upon the configuration of R0x3026). 1: The parallel data interface is driven. This bit is "don't-care" unless bit[7]=1.                                                         | N               | N            |
|                      | 5       | 0x0000           | Reserved                                                                                                                                                                                                                                                                                                                              |                 |              |
|                      | 4       | 0x0001           | reset_register_stdby_eof  0: Transition to standby is synchronized to the end of a sensor row readout (held off until LINE_VALID has fallen).  1: Transition to standby is synchronized to the end of a frame.                                                                                                                        | N               | Υ            |
|                      | 3       | 0x0001           | reset_register_lock_reg Many SMIA registers that are specified as read-only are actually implemented as read/write registers. Clearing this bit allows writing to such registers.                                                                                                                                                     | N               | N            |
|                      | 2       | 0x0000           | reset_register_stream 1: Places the sensor in streaming mode. 0: Places the sensor in a low power mode. The result of clearing this bit depends upon the operating mode of the sensor. Entry and exit from streaming mode can also be controlled from the signal interface.                                                           | Y               | N            |
|                      | 1       | 0x0000           | reset_register_restart This bit always reads as 0. Setting this bit causes the sensor to truncate the current frame at the end of the current row and start resetting (integrating) the first row. The delay before the first valid frame is read out is equal to the integration time.                                               | N               | Y            |
|                      | 0       | 0x0000           | reset_register_reset This bit always reads as 0. Setting this bit initiates a reset sequence: the frame being generated will be truncated.                                                                                                                                                                                            | N               | Υ            |
| 12316                | 7:0     | 0x00             | mode_select_ (R/W)                                                                                                                                                                                                                                                                                                                    | Υ               | N            |
| R0x301C              | This bi | t is an alias of | R0x301A-B[2].                                                                                                                                                                                                                                                                                                                         |                 |              |
| 12317                | 7:0     | 0x00             | image_orientation_ (R/W)                                                                                                                                                                                                                                                                                                              |                 |              |
| R0x301D              | 7:2     | Х                | Reserved                                                                                                                                                                                                                                                                                                                              |                 |              |
|                      | 1       | 0x00             | image_orientation_vert_flip This bit is an alias of R0x3040[15].                                                                                                                                                                                                                                                                      | Υ               | YM           |
|                      | 0       | 0x00             | image_orientation_horiz_mirror This bit is an alias of R0x3040[14].                                                                                                                                                                                                                                                                   | Υ               | YM           |
| 12318                | 15:0    | 0x00A8           | data_pedestal_(R/W)                                                                                                                                                                                                                                                                                                                   | N               | Υ            |
| R0x301E              |         |                  | is added to the ADC output for all visible pixels in order to set the black level to an be made read/write by clearing R0x301A-B[3].                                                                                                                                                                                                  | o a value       | greater      |
| 12321                | 7:0     | 0x00             | software reset (R/W)                                                                                                                                                                                                                                                                                                                  | N               | Υ            |
| R0x3021              |         |                  | R0x301A-B[0].                                                                                                                                                                                                                                                                                                                         | 1               | <u> </u>     |
| 12322                | 7:0     | 0x00             | grouped_parameter_hold_ (R/W)                                                                                                                                                                                                                                                                                                         | N               | N            |
| R0x3022              | This bi | t is an alias of | R0x301A-B[15].                                                                                                                                                                                                                                                                                                                        |                 | •            |



### Table 7: Manufacturer Specific Register Description (continued) R/W (Read or Write) bit; RO (Read Only) bit; Y (Yes); N (No); YM (Yes, Masked)

| Register<br>Dec(Hex) | Bits                             | Default                                               | Name                                                                                                                                                                     | Frame<br>Sync'd | Bad<br>Frame |
|----------------------|----------------------------------|-------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------|
| 12323                | 7:0                              | 0x00                                                  | mask_corrupted_frames_ (R/W)                                                                                                                                             | N               | N            |
| R0x3023              | This bi                          | t is an alias of                                      | R0x301A-B[9].                                                                                                                                                            |                 |              |
| 12324                | 7:0                              | 0x00                                                  | pixel_order_ (RO)                                                                                                                                                        | N               | N            |
| R0x3024              | 01: Firs<br>02: Firs<br>03: Firs | st row is Green<br>st row is Blue/<br>st row is Blue/ | R/Red, first pixel is GreenR<br>R/Red, first pixel is Red<br>GreenB, first pixel is Blue<br>GreenB, first pixel is GreenB<br>ster changes as a function of R0x3040[1:0]. |                 |              |



#### Table 7:

Manufacturer Specific Register Description (continued)
R/W (Read or Write) bit; RO (Read Only) bit; Y (Yes); N (No); YM (Yes, Masked)

| Register<br>Dec(Hex) | Bits  | Default | Name                                                                                                                                                                                                                                                                                          | Frame<br>Sync'd | Bad<br>Frame |
|----------------------|-------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------|
| 12326                | 15:0  | 0xFFFF  | gpi_status (R/W)                                                                                                                                                                                                                                                                              |                 |              |
| R0x3026              | 15:13 | 0x0007  | gpi_status_standby_pin_select Associate the standby function with an active-high input pin 0: Associate with GPI0 1: Associate with GPI1 2: Associate with GPI2 3: Associate with GPI3 4-6: Reserved 7: Standby function cannot be controlled by any pin Must be set to 7 if reset[8]=0.      | N               | N            |
|                      | 12:10 | 0x0007  | gpi_status_oe_n_pin_select Associate the output-enable function with an active-low input pin 0: Associate with GPI0 1: Associate with GPI1 2: Associate with GPI2 3: Associate with GPI3 4-6: Reserved 7: Output-enable function is not controlled by any pin Must be set to 7 if reset[8]=0. | N               | N            |
|                      | 9:7   | 0x0007  | gpi_status_trigger_pin_select Associate the trigger function with an active-high input pin 0: Associate with GPI0 1: Associate with GPI1 2: Associate with GPI2 3: Associate with GPI3 4-6: Reserved 7: Trigger function is not controlled by any pin Must be set to 7 if R0x301A-B[8]=0.     | N               | N            |
|                      | 6:4   | 0x0007  | gpi_status_saddr_pin_select Associate the SADDR function with an active-high input pin 0: Associate with GPI0 1: Associate with GPI1 2: Associate with GPI2 3: Associate with GPI3 4-6: Reserved 7: SADDR function is not controlled by any pin Must be set to 7 if R0x301A-B[8]=0.           | N               | N            |
|                      | 3     | RO      | gpi_status_gpi3 Read-only. Return the current state of the GPI3 input pin. Invalid if R0x301A-B[8]=0.                                                                                                                                                                                         | N               | N            |
|                      | 2     | RO      | gpi_status_gpi2 Read-only. Return the current state of the GPI2 input pin. Invalid if R0x301A-B[8]=0.                                                                                                                                                                                         | N               | N            |
|                      | 1     | RO      | gpi_status_gpi1 Read-only. Return the current state of the GPI1 input pin. Invalid if R0x301A-B[8]=0.                                                                                                                                                                                         | N               | N            |
|                      | 0     | RO      | gpi_status_gpi0 Read-only. Return the current state of the GPI0 input pin. Invalid if R0x301A-B[8]=0.                                                                                                                                                                                         | N               | N            |



#### Table 7:

Manufacturer Specific Register Description (continued)
R/W (Read or Write) bit; RO (Read Only) bit; Y (Yes); N (No); YM (Yes, Masked)

| Register<br>Dec(Hex) | Bits                                                                                                                                                                    | Default                                                                                                                                                                                                                               | Name                                                                                                                                                                                                                                                                                      | Frame<br>Sync'd | Bad<br>Frame |  |  |  |
|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------|--|--|--|
| 12328                | 15:0                                                                                                                                                                    | 0x000A                                                                                                                                                                                                                                | analog_gain_code_global_ (R/W)                                                                                                                                                                                                                                                            | Υ               | N            |  |  |  |
| R0x3028              | registe                                                                                                                                                                 | riting a gain code to this register is equivalent to writing that code to each of the 4 color-specific gain code gisters.  Rading from this register returns the value most recently written to the analog_gain_code_greenR register. |                                                                                                                                                                                                                                                                                           |                 |              |  |  |  |
| 12330                | 15:0                                                                                                                                                                    | 0x000A                                                                                                                                                                                                                                | analog_gain_code_greenr_ (R/W)                                                                                                                                                                                                                                                            | Υ               | N            |  |  |  |
| R0x302A              |                                                                                                                                                                         |                                                                                                                                                                                                                                       | n to this register set the gain for green pixels on red/green rows of the pixel arr<br>in the column amp gain code for Red.                                                                                                                                                               | ay, excep       | t for bits   |  |  |  |
| 12332                | 15:0                                                                                                                                                                    | 0x000A                                                                                                                                                                                                                                | analog_gain_code_red_ (R/W)                                                                                                                                                                                                                                                               | Υ               | N            |  |  |  |
| R0x302C              |                                                                                                                                                                         | in code writte<br>de for Green_                                                                                                                                                                                                       | n to this register set the gain for red pixels, except for bits [11:10], which set the Red                                                                                                                                                                                                | ne columr       | amp          |  |  |  |
| 12334                | 15:0                                                                                                                                                                    | 0x000A                                                                                                                                                                                                                                | analog_gain_code_blue_ (R/W)                                                                                                                                                                                                                                                              | Υ               | N            |  |  |  |
| R0x302E              | The ga<br>Green                                                                                                                                                         |                                                                                                                                                                                                                                       | n to this register set the gain for blue pixels, except for bits [11:0], which set th                                                                                                                                                                                                     | e Colamp        | gain for     |  |  |  |
| 12336                | 15:0                                                                                                                                                                    | 0x000A                                                                                                                                                                                                                                | analog_gain_code_greenb_ (R/W)                                                                                                                                                                                                                                                            | Υ               | N            |  |  |  |
| R0x3030              |                                                                                                                                                                         |                                                                                                                                                                                                                                       | n to this register set the gain for green pixels on blue/green rows of the pixel a<br>et the column amp gain for color Blue.                                                                                                                                                              | array, exce     | pt for       |  |  |  |
| 12338                | 15:0                                                                                                                                                                    | 0x0100                                                                                                                                                                                                                                | digital_gain_greenr_ (R/W)                                                                                                                                                                                                                                                                | Υ               | N            |  |  |  |
| R0x3032              |                                                                                                                                                                         |                                                                                                                                                                                                                                       | o green pixels on red/green rows of the pixel array. The value is an unsigned 8 e significant and are an alias of R0x3056[14:12].                                                                                                                                                         | 3.8 fixed-p     | oint         |  |  |  |
| 12340                | 15:0                                                                                                                                                                    | 0x0100                                                                                                                                                                                                                                | digital_gain_red_ (R/W)                                                                                                                                                                                                                                                                   | Υ               | N            |  |  |  |
| R0x3034              | Digital gain applied to red pixels of the pixel array. The value is an unsigned 8.8 fixed-point format. Bits [10:8] are significant and are an alias of R0x305A[14:12]. |                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                           |                 |              |  |  |  |
| 12342                | 15:0                                                                                                                                                                    | 0x0100                                                                                                                                                                                                                                | digital_gain_blue_(R/W)                                                                                                                                                                                                                                                                   | Υ               | N            |  |  |  |
| R0x3036              |                                                                                                                                                                         |                                                                                                                                                                                                                                       | o blue pixels of the pixel array. The value is an unsigned 8.8 fixed-point forma<br>n alias of R0x3058[14:12].                                                                                                                                                                            | t. Bits [10     | :8] are      |  |  |  |
| 12344                | 15:0                                                                                                                                                                    | 0x0100                                                                                                                                                                                                                                | digital_gain_greenb_ (R/W)                                                                                                                                                                                                                                                                | Υ               | N            |  |  |  |
| R0x3038              |                                                                                                                                                                         |                                                                                                                                                                                                                                       | o green pixels on blue/green rows of the pixel array. The value is an unsigned e significant and are an alias of R0x305C[14:12].                                                                                                                                                          | 8.8 fixed-      | point        |  |  |  |
| 12346                | 7:0                                                                                                                                                                     | 0x0A                                                                                                                                                                                                                                  | smia_version_ (RO)                                                                                                                                                                                                                                                                        | N               | N            |  |  |  |
| R0x303A              | Return                                                                                                                                                                  | the value 10 t                                                                                                                                                                                                                        | o indicates an implementation of revision 1.0 of the SMIA specification. Read-                                                                                                                                                                                                            | only.           |              |  |  |  |
| 12347                | 7:0                                                                                                                                                                     | 0xFF                                                                                                                                                                                                                                  | frame_count_ (RO)                                                                                                                                                                                                                                                                         | Υ               | N            |  |  |  |
| R0x303B              | the sta                                                                                                                                                                 | rt of each fran<br>ected by the s                                                                                                                                                                                                     | ate this counter is set to 0xFF. In streaming state this counter increments by 1 ne. The counter is incremented for both good frames and bad (corrupted) frametate of R0x301A-B[9] (mask_corrupted_frames). eaming state, the first frame will show a frame count of 0x01 in its embedded | es - its be     | havior is    |  |  |  |
| 12348                | 15:0                                                                                                                                                                    | 0x0000                                                                                                                                                                                                                                | frame_status (RO)                                                                                                                                                                                                                                                                         |                 |              |  |  |  |
| R0x303C              | 15:2                                                                                                                                                                    | Х                                                                                                                                                                                                                                     | Reserved                                                                                                                                                                                                                                                                                  |                 |              |  |  |  |
|                      | 1                                                                                                                                                                       | RO                                                                                                                                                                                                                                    | frame_status_standby This bit tells you whether the sensor is in standby state. Can be polled after standby is entered to see when the real low-power state is entered; which can happen at the end of row or frame depending on bit 0x301A[4].                                           | N               | N            |  |  |  |
|                      | 0                                                                                                                                                                       | RO                                                                                                                                                                                                                                    | frame_status_framesync Set on register write and reset on frame synchronization. Acts as debug flag to verify that register writes completed before last frame synchronization.                                                                                                           | N               | N            |  |  |  |



| Register<br>Dec(Hex) | Bits  | Default | Name                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Frame<br>Sync'd | Bad<br>Frame |
|----------------------|-------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------|
| 12352                | 15:0  | 0x0041  | read_mode (R/W)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                 |              |
| R0x3040              | 15    | 0x0000  | read_mode_vert_flip 0: Normal readout 1: Readout is flipped (mirrored) vertically so that the row specified by y_addr_end_ is read out of the sensor first. Setting this bit will change the Bayer pixel order (see R0x3024).                                                                                                                                                                                                                                                                  | Y               | ΥM           |
|                      | 14    | 0x0000  | read_mode_horiz_mirror  0: Normal readout  1: Readout is mirrored horizontally so that the column specified by x_addr_end_ is read out of the sensor first. Setting this bit will change the Bayer pixel order (see R0x3024).                                                                                                                                                                                                                                                                  | Y               | ΥM           |
|                      | 13:12 | Χ       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                 |              |
|                      | 11    | 0x0000  | read_mode_x_bin_en Enable analog binning in X (column) direction. When this bit is set, y_odd_inc must be set to 1 and x_odd_inc must be set to 3 for column binning or 7 for column skipping and binning, along with other register changes.                                                                                                                                                                                                                                                  | Y               | N            |
|                      | 10    | 0x0000  | read_mode_xy_bin_en Enable analog binning in X and Y (column and row) directions. When this bit is set, both x_odd_inc and y_odd_inc must be set to 3 for binning or 7 for binning and skipping, along with other changes.                                                                                                                                                                                                                                                                     | Y               | N            |
|                      | 9     | Χ       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                 |              |
|                      | 8:6   | 0x0001  | read_mode_x_odd_inc Increment applied to odd addresses in X (column) direction.  1: Normal readout  3: Read out alternate pixel pairs to halve the amount of horizontal data in a frame.  7: Read out 1 of 4 pixel pairs to reduce read out 1/4 the amount of pixels.                                                                                                                                                                                                                          | Y               | ΥM           |
|                      | 5:0   | 0x0001  | read_mode_y_odd_inc Increment applied to odd addresses in Y (row) direction.  1: Normal readout  3: Read out alternate pixel pairs to halve the amount of vertical data in a frame.  7: Read out 1 of 4 pixel pairs to read out 1/4 the amount of pixels.  15: Read out 1 out of 8 pixel pairs to read out 1/8 the amount of pixels.  31: Read out 1 out of 16 pixel pairs to read out 1/16 the amount of pixels.  63: Read out 1 out of 32 pixel pairs to read out 1/32 the amount of pixels. | Y               | YM           |



### Table 7:

| Register<br>Dec(Hex) | Bits   | Default        | Name                                                                                                                                                                                                                                                                                                    | Frame<br>Sync'd | Bad<br>Frame |
|----------------------|--------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------|
| 12358                | 15:0   | 0x0608         | flash (R/W)                                                                                                                                                                                                                                                                                             |                 |              |
| R0x3046              | 15     | RO             | flash_strobe Reflects the current state of FLASH output signal. Read-only                                                                                                                                                                                                                               | N               | N            |
|                      | 14     | RO             | flash_triggerred Indicates that the flash output signal was asserted for the current frame                                                                                                                                                                                                              | N               | N            |
|                      | 13     | 0x0000         | flash_xenon_flash<br>Enable Xenon flash. When this bit is set, the FLASH output signal will assert<br>for the programmed period (0x3048) during vertical blanking. This is<br>achieved by keeping the integration time equal to one frame, and the pulse<br>width less than the vertical blanking time. | Y               | N            |
|                      | 12:11  | 0x0000         | flash_frame_delay Flash pulse delay measured in frames.                                                                                                                                                                                                                                                 | N               | N            |
|                      | 10     | 0x0001         | flash_end_of_reset  1: In Xenon mode, the flash is triggered after resetting a frame.  0: In Xenon mode, the flash is triggered after a frame readout.                                                                                                                                                  | N               | N            |
|                      | 9      | 0x0001         | flash_every_frame  1: Flash should be enabled every frame.  0: Flash should be enabled for 1 frame only.                                                                                                                                                                                                | N               | N            |
|                      | 8      | 0x0000         | flash_led_flash<br>Enable LED flash. When this bit is set, the FLASH output signal will assert<br>before the start of the resetting of a frame and will remain asserted until<br>the end of the frame readout.                                                                                          | Υ               | Υ            |
|                      | 7      | 0x0000         | flash_invert_flash Invert flash output signal. When this bit is set, the FLASH output signal will be active low.                                                                                                                                                                                        | N               | N            |
|                      | 6:5    | Χ              | Reserved                                                                                                                                                                                                                                                                                                |                 |              |
|                      | 4      | 0x0000         | flash_trigger_timed Not used                                                                                                                                                                                                                                                                            | N               | N            |
|                      | 3:0    | 0x0008         | flash_scale scale the flash count down counter with 2^(flash_scale+1)                                                                                                                                                                                                                                   | N               | N            |
| 12360                | 15:0   | 0x0008         | flash_count (R/W)                                                                                                                                                                                                                                                                                       |                 |              |
| R0x3048              | increm | ents (by defai | e when Xenon flash is enabled. The value specifies the length in units of 256 x lult, PIXCLK = system_clock). When the Xenon count is set to its maximum valumatically be truncated before the readout of the first row, giving the longest p                                                           | e (0xFFFF)      | , the        |



#### Table 7:

| Register<br>Dec(Hex) | Bits    | Default       | Name                                                                                                             | Frame<br>Sync'd | Bad<br>Frame |
|----------------------|---------|---------------|------------------------------------------------------------------------------------------------------------------|-----------------|--------------|
| 12374                | 15:0    | 0x1050        | green1_gain (R/W)                                                                                                | Υ               | N            |
| R0x3056              | 15:12   | 0x0001        | green1_gain_digital_gain<br>Green1 Digital Gain. Legal values 1-15.                                              | Υ               | N            |
|                      | 11:10   | 0x0000        | green1_gain_colamp_gain<br>Gain = 2^gain[11:10]                                                                  | Υ               | N            |
|                      | 9:7     |               | green1_gain_analog_gain_3<br>Gain3: 2^gain[9:7]                                                                  |                 |              |
|                      |         | 0x0000        | 000: 1x gain<br>001: 2x gain                                                                                     | Y               | N            |
|                      |         |               | Bits 9:8 must be set to 0x00 for optimal analog signal chain performance.                                        |                 |              |
|                      | 6:0     | 0x0050        | green1_gain_analog_gain_2 Gain2(ASC2_fine_gain): gain[6:0]/64 //fine precision up to ~2x gain in steps of (1/64) | Υ               | N            |
|                      | Total A | SC gain = Gai | n2 x Gain3                                                                                                       |                 |              |
| 12376                | 15:0    | 0x1050        | blue_gain (R/W)                                                                                                  |                 |              |
| R0x3058              | 15:12   | 0x0001        | blue_gain_digital_gain<br>Blue Digital Gain. Legal values 1-15.                                                  | Υ               | N            |
|                      | 11:10   | 0x0000        | blue_gain_colamp_gain<br>Gain [11:10] = 00: 1x gain                                                              | Υ               | N            |
|                      | 9:7     |               | blue_gain_analog_gain_3<br>Gain3: 2^gain[9:7]                                                                    |                 |              |
|                      |         | 0x0000        | 000: 1x gain<br>001: 2x gain                                                                                     | Y               | N            |
|                      |         |               | Bits 9:8 must be set to 0x00 for optimal analog signal chain performance.                                        |                 |              |
|                      | 6:0     | 0x0050        | blue_gain_analog_gain_2 Gain2(ASC2_fine_gain): gain[6:0]/64 //fine precision up to ~2x gain in steps of (1/64)   | Υ               | N            |
| 12378                | 15:0    | 0x1050        | red_gain (R/W)                                                                                                   |                 |              |
| R0x305A              | 15:12   | 0x0001        | red_gain_digital_gain<br>Red Digital Gain. Legal values 1-15.                                                    | Υ               | N            |
|                      | 11:10   | 0x0000        | red_gain_colamp_gain Gain [11:10] = 00: 1x gain                                                                  | Υ               | N            |
|                      | 9:7     |               | red_gain_analog_gain_3<br>Gain3: 2^gain[9:7]                                                                     |                 |              |
|                      |         | 0x0000        | 000: 1x gain<br>001: 2x gain                                                                                     | Y               | N            |
|                      |         |               | Bits 9:8 must be set to 0x00 for optimal analog signal chain performance.                                        |                 |              |
|                      | 6:0     | 0x0050        | red_gain_analog_gain_2 Gain2(ASC2_fine_gain): gain[6:0]/64 //fine precision up to ~2x gain in steps of (1/64)    | Υ               | N            |



| Register<br>Dec(Hex) | Bits  | Default | Name                                                                                                                                                  | Frame<br>Sync'd | Bad<br>Frame |
|----------------------|-------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------|
| 12380                | 15:0  | 0x1050  | green2_gain (R/W)                                                                                                                                     |                 |              |
| R0x305C              | 15:12 | 0x0001  | green2_gain_digital_gain<br>Green2 Digital Gain. Legal values 1-15.                                                                                   | Υ               | N            |
|                      | 11:10 | 0x0000  | green2_gain_colamp_gain<br>Gain [11:10] = 00: 1x gain                                                                                                 | Υ               | N            |
|                      | 9:7   | 0x0000  | green2_gain_analog_gain_3 Gain3: 2^gain[9:7]  000: 1x gain 001: 2x gain                                                                               | Y               | N            |
|                      |       |         | Bits 9:8 must be set to 0x00 for optimal analog signal chain performance.                                                                             |                 |              |
|                      | 6:0   | 0x0050  | green2_gain_analog_gain_2 Gain2(ASC2_fine_gain): gain[6:0]/64 //fine precision up to ~2x gain in steps of (1/64)                                      | Υ               | N            |
| 12382                | 15:0  | 0x1050  | global_gain (R/W)                                                                                                                                     |                 |              |
| R0x305E              | 15:12 | 0x0001  | global_gain_digital_gain Digital gain 1x to 15x                                                                                                       | Y               | N            |
|                      | 11:10 | 0x0000  | global_gain_colamp_gain<br>Gain [11:10] = 00: 1x gain                                                                                                 | Υ               | N            |
|                      | 9:7   | 0x0000  | global_gain_analog_gain_3 Gain3: 2^gain[9:7]  000: 1x gain 001: 2x gain                                                                               | Y               | N            |
|                      |       |         | Bits9:8 must be set to 0x00 for optimal analog signal chain performance.                                                                              |                 |              |
|                      | 6:0   | 0x0050  | global_gain_analog_gain_2<br>Gain2(ASC2_fine_gain): gain[6:0]/64 //fine precision up to ~2x gain in<br>steps of (1/64)                                | Y               | N            |
|                      |       |         | s register is equivalent to writing that code to each of the 4 color-specific gain turns the value most recently written to the green1_gain register. | registers.      | Reading      |



### Table 7:

| Register<br>Dec(Hex) | Bits | Default | Name                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Frame<br>Sync'd | Bad<br>Frame |
|----------------------|------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------|
| 12394                | 15:0 | 0x0000  | datapath_status (RO)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                 |              |
| R0x306A              | 15:6 | Х       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                 |              |
|                      | 5    | RO      | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                 |              |
|                      | 4    | 0x0000  | datapath_status_line_length_mismatch A fatal error occurred because the line lengthof the pixel data that the MIPI serializer expected to transmit did not match the line length set by X_OUTPUT_SIZE. The most likely reason for this error is that the clocking is configured incorrectly or that some registervalues that should remain static were changed while the sensor was in its streaming system state.                                                                                                                                                                                                                                                                                                                                                                                                           | N               | N            |
|                      | 3    | 0x0000  | datapath_status_frameover A fatal error occurred because a new frame started before the current frame had completed. The usual reason for this is that the Y_OUTPUT_SIZE has been set too large so that the sensor output is still padding the frame with rows of undefined pixel data when the next frame starts. An alternative reason is that clock ratio between the VT clock domain and the OP clock domain does not allow sufficient time for the OP domain to complete a frame before the next frame starts. The first step in avoiding this error is to set Y_OUTPUT_SIZE so that it matches the number of rows generated from the pixel array (Y_ADDR_END - Y_ADDR_START + 1, taking into account any sub-sampling/binning and any scaling). If the error remains, the next step is to increase FRAME_LENGTH_LINES. | N               | N            |



#### Table 7:

| Register<br>Dec(Hex) | Bits    | Default       | Name                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Frame<br>Sync'd | Bad<br>Frame |
|----------------------|---------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------|
|                      | 2       | 0x0000        | datapath_status_lineover A fatal error occurred because the sensor output was unable to generate a full line of pixel data in the time budget provided by the setting of LINE_LENGTH_PCK and the vt_pix_clk period.  The usual reason for this is that the X_OUTPUT_SIZE has been set too large so that the sensor output is still padding the row with undefined pixel data when the next row starts. An alternative reason is that clock ratio between the VT clock domain and the OP clock domain does not allow sufficient time for the OP domain to complete a row before the next row starts. The first step in avoiding this error is to set X_OUTPUT_SIZE so that it matches the number of pixels generated from the pixel array (X_ADDR_END - X_ADDR_START + 1, taking into account any sub-sampling/binning and any scaling). If the error remains, the next step is to increase LINE_LENGTH_PCK.  If the odp clock rate and x_output_size do not allow an output line to be generated within the time allowed by line_length_pck, the "line time exceeded" error will be flagged. The general solution to this error is first to reduce x_output_size to match the size of the frame being generated by the sensor_core and then (if necessary) increase line_length_pck to allow time for the output line.  Once this bit is set, you must clear the condition that caused the error then write a 1 to this bit position to clear it. | N               | N            |
|                      | 1       | 0x0000        | datapath_status_fifo_overflow A fatal error occurred because the output FIFO overflowed. The FIFO is sized to accommodate a full-length line from the pixel array, so this error can only occur when X_OUTPUT_SIZE is unnecessarily large, or when the ratio between the VT and OP clock domains has been set incorrectly. The first step in avoiding this error is to set X_OUTPUT_SIZE so that it matches the number of rows generated from the pixel array (X_ADDR_END - X_ADDR_START + 1, taking into account any sub-sampling/binning and any scaling).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | N               | N            |
|                      | 0       | 0x0000        | datapath_status_fifo_underflow This fatal error condition is flagged if the output FIFO detects a data underflow.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | N               | N            |
|                      | registe | r has been se | tal error conditions associated with incorrect configuration of the sensor. Once t, behavior of the sensor is UNDEFINED and a reset may be required to restore cutomatically on the transition from the software standby system state to the s                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | correct op      | eration.     |



#### Table 7:

| Register<br>Dec(Hex) | Bits                                                                    | Default                                                                                                             | Name                                                                                                                                                                                                                                                                                                                                                                   | Frame<br>Sync'd | Bad<br>Frame |
|----------------------|-------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------|
| 12398                | 15:0                                                                    | 0x9080                                                                                                              | datapath_select (R/W)                                                                                                                                                                                                                                                                                                                                                  |                 |              |
| R0x306E              | 15:13                                                                   | 0x0004                                                                                                              | datapath_select_slew_rate_ctrl_parallel Selects the slew (edge) rate for the DOUT[9:0], SHUTTER, FRAME_VALID, LINE_VALID and FLASH outputs. Only affects SHUTTER and FLASH outputs when parallel data output is disabled. The value 7 results in the fastest edge rates on these signals. Slowing down the edge rate can reduce ringing and electromagnetic emissions. | N               | N            |
|                      | 12:10                                                                   | 0x0004                                                                                                              | datapath_select_slew_rate_ctrl_pixclk Selects the slew (edge) rate for the PIXCLK output. Has no effect when parallel data output is disabled. The value 7 results in the fastest edge rates on this signal. Slowing down the edge rate can reduce ringing and electromagnetic emissions.                                                                              | N               | N            |
|                      | 9:8                                                                     | Χ                                                                                                                   | Reserved                                                                                                                                                                                                                                                                                                                                                               |                 |              |
|                      | 7                                                                       | RO                                                                                                                  | datapath_select_profile SMIA Profile Mode: 0: Profile 0 1: Profile 1/2 (this bit is read-only)                                                                                                                                                                                                                                                                         | N               | N            |
|                      | 6                                                                       | 0x0000                                                                                                              | Reserved                                                                                                                                                                                                                                                                                                                                                               |                 |              |
|                      | 5                                                                       | 0x0000                                                                                                              | Reserved                                                                                                                                                                                                                                                                                                                                                               |                 |              |
|                      | 4                                                                       | 0x0000                                                                                                              | datapath_select_true_bayer Enables true Bayer scaling mode.                                                                                                                                                                                                                                                                                                            | N               | N            |
|                      | 3:2                                                                     | Х                                                                                                                   | Reserved                                                                                                                                                                                                                                                                                                                                                               |                 |              |
|                      | 1:0                                                                     | 0x0000                                                                                                              | datapath_select_special_line_valid 00: Normal behavior of LINE_VALID 01: LINE_VALID is driven continuously (continue generating LINE_VALID during vertical blanking) 10: LINE_VALID is driven continuously as LINE_VALID XOR FRAME_VALID                                                                                                                               | N               | N            |
| 12400                | 15:0                                                                    | 0x0000                                                                                                              | test_pattern_mode_(R/W)                                                                                                                                                                                                                                                                                                                                                |                 |              |
| R0x3070              | 1: Solid<br>2: 100%<br>3: Fade<br>4: PN9<br>256: W<br>257: W<br>other = | color test pa<br>color bar test<br>to grey color<br>Link integrity<br>alking 1s test<br>alking 1s test<br>Reserved. | st pattern bar test pattern test pattern pattern (10-bit) pattern (8-bit)                                                                                                                                                                                                                                                                                              |                 |              |
| 12402                | 15:0                                                                    | 0x0000                                                                                                              | test_data_red_ (R/W)                                                                                                                                                                                                                                                                                                                                                   |                 |              |
| R0x3072              |                                                                         |                                                                                                                     | els in the Bayer data used for the solid color test pattern and the test cursors.                                                                                                                                                                                                                                                                                      |                 |              |
| 12404                | 15:0                                                                    | 0x0000                                                                                                              | test_data_greenr_ (R/W)                                                                                                                                                                                                                                                                                                                                                |                 |              |
| R0x3074              | The val<br>cursors                                                      |                                                                                                                     | oixels in red/green rows of the Bayer data used for the solid color test pattern a                                                                                                                                                                                                                                                                                     | and the te      | est          |
| 12406                | 15:0                                                                    | 0x0000                                                                                                              | test_data_blue_ (R/W)                                                                                                                                                                                                                                                                                                                                                  |                 |              |
| R0x3076              |                                                                         | ue for blue pi                                                                                                      | xels in the Bayer data used for the solid color test pattern and the test cursors.                                                                                                                                                                                                                                                                                     |                 | 1            |
| 12408                | 15:0                                                                    | 0x0000                                                                                                              | test_data_greenb_ (R/W)                                                                                                                                                                                                                                                                                                                                                |                 |              |
| R0x3078              | The val                                                                 |                                                                                                                     | pixels in blue/green rows of the Bayer data used for the solid color test pattern                                                                                                                                                                                                                                                                                      | and the t       | est          |



| Register<br>Dec(Hex) | Bits                                                                                                                                           | Default                                                                                                                   | Name                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Frame<br>Sync'd                                                                                                     | Bad<br>Frame      |
|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|-------------------|
| 12410                | 15:0                                                                                                                                           | 0x0000                                                                                                                    | test_raw_mode (R/W)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | N                                                                                                                   | N                 |
| R0x307A              | 15:2                                                                                                                                           | Х                                                                                                                         | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                     |                   |
|                      | 1                                                                                                                                              | 0x0000                                                                                                                    | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                     |                   |
|                      | 0                                                                                                                                              | 0x0000                                                                                                                    | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                     |                   |
| 12448                | 15:0                                                                                                                                           | 0x0001                                                                                                                    | x_even_inc_ (RO)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                     |                   |
| R0x30A0              | Read-c                                                                                                                                         | nly.                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                     | ı                 |
| 12450                | 15:0                                                                                                                                           | 0x0001                                                                                                                    | x odd inc (R/W)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Υ                                                                                                                   | YM                |
| R0x30A2              | This re                                                                                                                                        | gister field is a                                                                                                         | n alias of R0x3040[8:6]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                     | I                 |
| 12452                | 15:0                                                                                                                                           | 0x0001                                                                                                                    | y even inc (RO)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                     |                   |
| R0x30A4              | Read-c                                                                                                                                         |                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                     | <u>l</u>          |
| 12454                | 15:0                                                                                                                                           | 0x0001                                                                                                                    | y_odd_inc_(R/W)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Υ                                                                                                                   | YM                |
| R0x30A6              |                                                                                                                                                |                                                                                                                           | n alias of R0x3040[5:0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                     | l                 |
| 12456                | 15:0                                                                                                                                           | 0x1080                                                                                                                    | calib_green1_asc1 (R/W)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                     |                   |
| 12458<br>R0x30AA     | The va 00: An- positiv not([7: calibra manua 01: Da 10: Tar 11: Un  Calibra The va 00: An- positiv not([7: calibra manua 01: Da 10: Tar 11: Un | lue in the regisalog offset cale and the mage offset cale and the mage offset cale are are are are are are are are are ar | d offset register for green1 pixels in ASC1. Green1 pixels share rows with red ster depends on the rd_calib_sel setting in calib_control: libration value represented as a two's complement signed 8-bit value (if [8] is control in the pixels of spiritude is given by [7:0]. If [8] is set, the offset is negative and the magnitude in 30C0[0] = 0, this register is read-only and returns the current value computed in If R0x30C0[0] = 1, this register is read/write, and can be used to set the calib derage of the offset calibration pixels used by the offset calibration algorithm. It is register for blue pixels in ASC1.  I calib_blue_asc1 (R/W)  I d offset register for blue pixels in ASC1. Ster depends on the rd_calib_sel setting in calib_control: ibration value represented as a two's complement signed 8-bit value (if [8] is control in the pixels of signitude in the magnitude in the pixels of signitude in the pixels of setting in calib_control in the pixels of setting in the pixels of setting in the pixels of setting in the pixels of | lear, the c<br>s given by<br>by the off<br>ration off<br>N<br>lear, the c<br>s given by<br>by the off<br>ration off | y offset is reset |
| 12460<br>R0x30AC     | 15:0                                                                                                                                           | 0x1080                                                                                                                    | calib_red_asc1 (R/W)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | N                                                                                                                   | Υ                 |
|                      | The va<br>00: An<br>positiv<br>not([7:<br>calibra<br>manua<br>01: Da<br>10: Tar                                                                | lue in the regisalog offset cales and the mage off) + 1). If ROxtion algorithmally.                                       | d offset register for red pixels in ASC1.  ster depends on the rd_calib_sel setting in calib_control:  ibration value represented as a two's complement signed 8-bit value (if [8] is of spitude is given by [7:0]. If [8] is set, the offset is negative and the magnitude if an according to the segister is read-only and returns the current value computed in the ROX30C0[0] = 1, this register is read/write, and can be used to set the calibilities are good to the offset calibration pixels used by the offset calibration algorithm. The responds to the ADC code the offset calibration pixels should correspond to.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | s given by<br>by the off                                                                                            | set               |



| Register<br>Dec(Hex) | Bits                                                                                | Default                                                                                                                  | Name                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Frame<br>Sync'd                         | Bad<br>Frame |
|----------------------|-------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|--------------|
| 12462                | 15:0                                                                                | 0x1080                                                                                                                   | calib_green2_asc1 (R/W)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | N                                       | Υ            |
| R0x30AE              | The va<br>00: And<br>positive<br>not([7:<br>calibra<br>manual<br>01: Dal<br>10: Tar | lue in the regis<br>alog offset cali<br>e and the mag<br>0]) + 1). If ROx:<br>tion algorithm<br>illy.<br>rk average. Ave | d offset register for green2 pixels in ASC1. Green2 pixels share rows with blue ter depends on the rd_calib_sel setting in calib_control: bration value represented as a two's complement signed 8-bit value (if [8] is contitude is given by [7:0]. If [8] is set, the offset is negative and the magnitude is BOCO[0] = 0, this register is read-only and returns the current value computed of the ROX30CO[0] = 1, this register is read/write, and can be used to set the calibiterage of the offset calibration pixels used by the offset calibration algorithm. The sponds to the ADC code the offset calibration pixels should correspond to. | lear, the o<br>s given by<br>by the off | set          |
| 12476                | 15:0                                                                                | 0x1000                                                                                                                   | calib_global (R/W)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | N                                       | Υ            |
| R0x30BC              |                                                                                     | written all cali<br>is returned.                                                                                         | b_ <color>&lt;0/1&gt; registers are INSERTd (with the same value), when read value</color>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | of calib_                               | greenR       |



| Register<br>Dec(Hex) | Bits  | Default | Name                                                                                                                                                                                                                                                            | Frame<br>Sync'd | Bad<br>Frame |
|----------------------|-------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------|
| 12480                | 15:0  | 0x0120  | calib_control (R/W)                                                                                                                                                                                                                                             | N               | Υ            |
| R0x30C0              | 15:14 | Χ       | Reserved                                                                                                                                                                                                                                                        |                 |              |
|                      | 13    | 0x0000  | calib_control_force_recalc                                                                                                                                                                                                                                      | Ν               | Υ            |
|                      | 12    | 0x0000  | calib_control_recalculate When this bit is set, the offset calibration algorithm is triggered. This bit is write - 1 but always reads back as 0.                                                                                                                | Υ               | N            |
|                      | 11:10 | 0x0000  | calib_control_rd_calib_sel Selects what to read back from the calib_ <color>* registers: 00: Offset calibration value. 01: Dark average. 10: Target. 11: Undefined.</color>                                                                                     | N               | N            |
|                      | 9:8   | 0x0001  | calib_control_rapid_step Factor to multiply offset calibration algorithm loop gain by: 00: 1x (default) 01: 2x 10: 4x 11: 0.5x                                                                                                                                  | Z               | N            |
|                      | 7     | 0x0000  | calib_control_rapid_enable<br>Not used.                                                                                                                                                                                                                         | N               | Y            |
|                      | 6:4   | 0x0002  | calib_control_rapid_samples Number of samples used in the rapid offset calibration algorithm (after removing 1 max and 1 min pixel values per 8 used pixels).  000: 8 samples 001: 16 samples 010: 32 samples 011: 64 samples 100: 128 samples 101: 256 samples | N               | Υ            |
|                      | 3     | 0x0000  | calib_control_same_asc When this bit is set, values of the same color independent of which ASC they correspond to will be used to generate the offset calibration setting.                                                                                      | N               | Υ            |
|                      | 2     | 0x0000  | calib_control_same_redblue<br>When this bit is set, the same calibration value will be used for red and blue<br>pixels: Calib blue = calib red.                                                                                                                 | N               | Υ            |
|                      | 1     | 0x0000  | calib_control_same_green When this bit is set, the same calibration value will be used for all green pixels: Calib green2: calib green1.                                                                                                                        | N               | Y            |
|                      | 0     | 0x0000  | calib_control_manual_override 0: Normal operation 1: Override automatic offset calibration values with values programmed into R0x30C2-R0x30C8 and R0x30A8-R0x30AE.                                                                                              | N               | Y            |



#### Table 7:

| Register<br>Dec(Hex) | Bits                                                                                                             | Default                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Name                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Frame<br>Sync'd                                                                    | Bad<br>Frame      |  |  |  |  |
|----------------------|------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|-------------------|--|--|--|--|
| 12482                | 15:0                                                                                                             | 0x1080                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | calib_green1 (R/W)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                    |                   |  |  |  |  |
| R0x30C2              | The va<br>00: And<br>positive<br>not([7:<br>calibra<br>manua<br>01: Da<br>10: Tar                                | lue in the regis<br>alog offset cali<br>e and the mag<br>0]) + 1). If ROX:<br>tion algorithm<br>illy.<br>rk average. Ave                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | d offset register for green1 pixels in ASCO. Green1 pixels share rows with red pater depends on the rd_calib_sel setting in calib_control: sibration value represented as a two's complement signed 8-bit value (if [8] is capitude is given by [7:0]. If [8] is set, the offset is negative and the magnitude is 30CO[0] = 0, this register is read-only and returns the current value computed in If ROx30CO[0] = 1, this register is read/write, and can be used to set the calib derage of the offset calibration pixels used by the offset calibration algorithm. The responds to the ADC code the offset calibration pixels should correspond to.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | lear, the o<br>s given by<br>by the off                                            | set               |  |  |  |  |
| 12484                | 15:0                                                                                                             | 0x1080                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | calib blue (R/W)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | N                                                                                  | Υ                 |  |  |  |  |
| 12486<br>R0x30C6     | The va 00: An. positiv not([7: calibra manua 01: Da 10: Tar 11: Un  15:0  Calibra The va 00: An. positiv not([7: | lue in the regisalog offset calie and the mag 0]) + 1). If ROX: tion algorithm algorithm algorithm of the regisalog offset calie and the mag 0]) + 1). If ROX: tion algorithm                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | d offset register for blue pixels in ASCO.  Ster depends on the rd_calib_sel setting in calib_control:  Ster depends on the rd_calib_sel set, the offset is negative and the magnitude is  Ster depends on the register is read-only and returns the current value computed  Ster depends on the offset calibration pixels used by the offset calibration algorithm.  Ster depends on the ADC code the offset calibration pixels should correspond to.  Calib_red (R/W)  d offset register for red pixels in ASCO.  Ster depends on the rd_calib_sel setting in calib_control:  Ster depends on the rd_calib_sel sel setting in calib_control:  Ster depends on the rd_calib_sel sel setting in calib_control:  Ster depends on the rd_calib_sel sel sel sel sel sel sel sel sel sel | s given by<br>by the off<br>ration off<br>clear, the c<br>s given by<br>by the off | eset<br>offset is |  |  |  |  |
|                      | 01: Da<br>10: Tar                                                                                                | rk average. Av                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | erage of the offset calibration pixels used by the offset calibration algorithm. responds to the ADC code the offset calibration pixels should correspond to.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                    |                   |  |  |  |  |
| 12488                | 15:0                                                                                                             | 0x1080                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | calib_green2 (R/W)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | N                                                                                  | Υ                 |  |  |  |  |
| R0x30C8              | The va<br>00: And<br>positive<br>not([7:<br>calibra<br>manua<br>01: Da                                           | Calibration target and offset register for green2 pixels in ASCO. Green2 pixels share rows with blue pixels. The value in the register depends on the rd_calib_sel setting in calib_control:  00: Analog offset calibration value represented as a two's complement signed 8-bit value (if [8] is clear, the opositive and the magnitude is given by [7:0]. If [8] is set, the offset is negative and the magnitude is given by not([7:0]) + 1). If R0x30C0[0] = 0, this register is read-only and returns the current value computed by the off calibration algorithm. If R0x30C0[0] = 1, this register is read/write, and can be used to set the calibration off manually.  01: Dark average. Average of the offset calibration pixels used by the offset calibration algorithm.  10: Target value. Corresponds to the ADC code the offset calibration pixels should correspond to. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                    |                   |  |  |  |  |
| 12520                | 15:0                                                                                                             | 0x0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ctx_control_reg (R/W)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | N                                                                                  | N                 |  |  |  |  |
| R0x30E8              | 15                                                                                                               | 0x0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                    |                   |  |  |  |  |
|                      | 14:4                                                                                                             | Х                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                    |                   |  |  |  |  |
|                      | 3:0                                                                                                              | 0x0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                    |                   |  |  |  |  |
|                      | set the                                                                                                          | initial address                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | s value of the register context switching ram.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                    | 1                 |  |  |  |  |



#### Table 7:

| Register<br>Dec(Hex) | Bits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Default                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Name                               | Frame<br>Sync'd | Bad<br>Frame |  |  |  |
|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|-----------------|--------------|--|--|--|
| 12522                | 15:0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0x0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | ctx_wr_data_reg (R/W)              | N               | N            |  |  |  |
| R0x30EA              | [15:8<br>[7:4]<br>this set<br>two con<br>[3:0]<br>This set<br>So the<br>Second<br>[15:11]<br>Number<br>value (i                                                                                                                                                                                                                                                                                                                                                                                                                                              | First control word:  [15:8] = 1111_1000 (fixed) = 0xF8  [7:4] = Number of Contexts -  This set the number of values (contexts) to store for each register address. A value of 0 indicates 1 context. You have  This wo contexts, so this should be 0x1.  [3:0] = upper address value.  This set the value of A15:A12 of the register address that will be stored in the ram. For 0x30E8, this will be 0x3.  The value of the first control word should be 0xF813 (not0xF823).  Second control word:  [15:11] = C4:C0,  Number of contiguous registers (address values increment by a value of 2): since you have 2 (0x3056, 0x3058), this  Value (in binary) is 0001_0 (0000_0 is zero) - as you have. |                                    |                 |              |  |  |  |
| 12524<br>R0x30EC     | 15:0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0x0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | ctx_rd_data_reg (R/W)              | N               | N            |  |  |  |
| 12526                | 15:0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0x0020                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | dark control3 (R/W)                | N               | N            |  |  |  |
| R0x30EE              | Scaling                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | factor to row                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | -wise noise correction coefficient |                 |              |  |  |  |
| 12600<br>R0x3138     | 15:0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0x4460                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | otpm_tcfg_read_4b (R/W)            | N               | N            |  |  |  |
| 12608                | 15:0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0x2174                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | otpm_cfg (R/W)                     | N               | N            |  |  |  |
| R0x3140              | 15:14                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Х                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Reserved                           |                 |              |  |  |  |
|                      | 13:11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 0x0004                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | npix_idac_code                     | N               | N            |  |  |  |
|                      | 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0x0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | npix_en_vaa                        | N               | N            |  |  |  |
|                      | 9:8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0x0001                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | npix_vln_code                      | N               | N            |  |  |  |
|                      | 7:3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0x000E                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | npix_vdac_cmpr_code                | N               | N            |  |  |  |
|                      | 2:0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0x0004                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | npix_vdac_bst_code                 | N               | N            |  |  |  |
| 12634                | 15:0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0x0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | global_flash_start (R/W)           | N               | Υ            |  |  |  |
| R0x315A              | If global_seq_trigger[2]=1 (Global Flash enabled) and global_seq_trigger[6]=1 (Use Flash Start), when a Global Reset sequence is triggered, the FLASH output signal will be pulsed during the integration phase of the Global Reset sequence. The start of the FLASH pulse is determined by global_flash_start. If global_flash_start <global_rst_end, a="" after="" asserted="" at="" be="" delay="" fixed="" flash="" global_flash_start="" global_rst_end.="" if="" not="" only="" output="" pulse="" the="" will="">global_read_start.</global_rst_end,> |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                    |                 |              |  |  |  |



### Table 7:

| Register<br>Dec(Hex)                                                   | Bits  | Default | Name                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Frame<br>Sync'd | Bad<br>Frame |
|------------------------------------------------------------------------|-------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------|
| 12638                                                                  | 15:0  | 0x0000  | global_seq_trigger (R/W)                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                 |              |
| R0x315E                                                                | 15:12 | 0x0000  | global_seq_trigger_bulb_trig_scale If global_seq_trigger[1]=1 (Global Bulb enabled) when a Global Reset sequence is triggered and global_seq_trigger[10]=1 (Bulb Trigger Timer), the end of the integration phase is determined by Bulb Trigger Count and global_seq_trigger[15:12] (Bulb Trigger Scale). Bulb Trigger Scale determines the number of cycles per count: 00: 256 cycles per count 01: 1024 cycles per count 10: 64 cycles per count 11: 1 cycle per count | N               | N            |
|                                                                        | 11    | Χ       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                 |              |
|                                                                        | 10    | 0x0000  | global_seq_trigger_bulb_trig_tmr If global_seq_trigger[1]=1 (Global Bulb enabled) when a Global Reset sequence is triggered this bits determines how the integration time is controlled: 0: The end of the integration phase is controlled by the level of trigger (global_seq_trigger[0], or the associated GPI input). 1: The end of the integration phase is determined by Bulb Trigger Count and global_seq_trigger[15:12] (Bulb Trigger Scale).                     | N               | Y            |
|                                                                        | 9     | RO      | global_seq_trigger_grst_rd<br>Read-Only. Global reset read sequence indicator.                                                                                                                                                                                                                                                                                                                                                                                           | N               | N            |
|                                                                        | 8     | RO      | global_seq_trigger_grst_seq<br>Read-only. Global reset sequence indicator.                                                                                                                                                                                                                                                                                                                                                                                               | N               | N            |
|                                                                        | 7     | 0x0000  | global_seq_trigger_flash_sync When this bit is set, the flash output in global reset bulb mode will start after the falling edge of the global reset trigger signal.                                                                                                                                                                                                                                                                                                     | N               | Y            |
|                                                                        | 6     | 0x0000  | global_seq_trigger_use_flash_start When this bit is set, the start of the FLASH pulse is determined by global_flash_start.                                                                                                                                                                                                                                                                                                                                               | N               | Υ            |
|                                                                        | 5:4   | 0x0000  | global_seq_trigger_global_scale Decoded value (lets call it global_scale_factor) of this field is used as the step size for duration of integration time/shutter starting from end of row reset phase of Global reset. The field is decoded as  0: 512 1: 2048 2: 128 3: 32  I.E. For integration time, of A value of N of the 24-bit field                                                                                                                              | N               | N            |
|                                                                        |       |         | {global_read_start2[7:0], global_read_start[15:0]} gives an assertion time of (N - global_reset_end[15:0])* global_scale_factor / vt_pix_clk_freq_mhz timed from the end of row reset phase of Global reset.                                                                                                                                                                                                                                                             |                 |              |
|                                                                        | 3     | Х       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                 |              |
|                                                                        | 2     | 0x0000  | global_seq_trigger_global_flash 0: When a Global Reset sequence is triggered, the FLASH output will remain negated. 1: When a Global Reset sequence is triggered, the FLASH output will pulse                                                                                                                                                                                                                                                                            | N               | Y            |
| DF: 0532281153/Source:3550970958<br>AT9F002 RR - Rev. A , Pub. 9/10 EN |       |         | during the integration phase.  Aptina reserves the right to change product                                                                                                                                                                                                                                                                                                                                                                                               |                 |              |



| Register<br>Dec(Hex) | Bits                          | Default                                                                                                                                                                                                                                                                                                                                                                                                  | Name                                                                                                                                                                                                                                                                                                                | Frame<br>Sync'd | Bad<br>Frame |  |  |
|----------------------|-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------|--|--|
| 12640                | 15:0                          | 0x00EC                                                                                                                                                                                                                                                                                                                                                                                                   | global_rst_end (R/W)                                                                                                                                                                                                                                                                                                |                 |              |  |  |
| R0x3160              |                               | ls the duration<br>_clk_freq_mh:                                                                                                                                                                                                                                                                                                                                                                         | n of the global reset row reset phase. A value of N gives a duration of N $^{st}$ 512 /z.                                                                                                                                                                                                                           |                 |              |  |  |
| 12642                | 15:0                          | 0x0317                                                                                                                                                                                                                                                                                                                                                                                                   | global_shutter_start (R/W)                                                                                                                                                                                                                                                                                          | N               | N            |  |  |
| R0x3162              |                               |                                                                                                                                                                                                                                                                                                                                                                                                          | value that controls the delay before the assertion of the SHUTTER output durir                                                                                                                                                                                                                                      |                 |              |  |  |
|                      |                               | global_reset_d                                                                                                                                                                                                                                                                                                                                                                                           | N of the 24-bit field {global_shutter_start2[7:0], global_shutter_start} gives a end[15:0])* global_scale_factor / vt_pix_clk_freq_mhz timed from the end of a                                                                                                                                                      |                 |              |  |  |
| 12644                | 15:0                          | 0x0000                                                                                                                                                                                                                                                                                                                                                                                                   | global_shutter_start2 (R/W)                                                                                                                                                                                                                                                                                         | N               | N            |  |  |
| R0x3164              | sequer<br>of (N -             | Bits 23-16 of a 24-bit value that controls the delay before the assertion of the SHUTTER output during a g sequence. A value of N of the 24-bit field {global_shutter_start2[7:0], global_shutter_start} gives an asse of (N - global_reset_end[15:0])* global_scale_factor / vt_pix_clk_freq_mhz timed from the end of row reserved.                                                                    |                                                                                                                                                                                                                                                                                                                     |                 |              |  |  |
| 12646                | 15:0                          | 0x0327                                                                                                                                                                                                                                                                                                                                                                                                   | global_read_start (R/W)                                                                                                                                                                                                                                                                                             |                 |              |  |  |
| R0x3166              | end of global                 | Bits 15-0 of a 24-bit value that controls the delay before the start of the global reset readout phase (equivalent to the global reset integration phase). A value of N of the 24-bit field (global_read_start2[7:0], global_read_start[15:0]) gives an assertion time of (N - global_reset_end[15:0])* global_scale_factor / vt_pix_clk_freq_mhz timed from the end of row reset phase of Global reset. |                                                                                                                                                                                                                                                                                                                     |                 |              |  |  |
| 12648                | 15:0                          | 0x0000                                                                                                                                                                                                                                                                                                                                                                                                   | global_read_start2 (R/W)                                                                                                                                                                                                                                                                                            | N               | N            |  |  |
| R0x3168              | the end<br>global_<br>vt_pix_ | d of global res<br>_read_start[1!                                                                                                                                                                                                                                                                                                                                                                        | value that controls the delay before the start of the global reset readout phase<br>et integration phase). A value of N of the 24-bit field {global_read_start2[7:0],<br>6:0]} gives an assertion time of (N - global_reset_end[15:0])* global_scale_fact<br>timed from the end of row reset phase of Global reset. | •               | lent to      |  |  |
| 12650<br>R0x316A     | 15:0                          | 0x0000                                                                                                                                                                                                                                                                                                                                                                                                   | dac_rstlo (R/W)                                                                                                                                                                                                                                                                                                     | N               | N            |  |  |
| 12664                | 15:0                          | 0x0000                                                                                                                                                                                                                                                                                                                                                                                                   | analog_control5 (R/W)                                                                                                                                                                                                                                                                                               | N               | N            |  |  |
| R0x3178              | 15                            | Χ                                                                                                                                                                                                                                                                                                                                                                                                        | Reserved                                                                                                                                                                                                                                                                                                            |                 |              |  |  |
|                      | 14                            | 0x0000                                                                                                                                                                                                                                                                                                                                                                                                   | analog_control5_diag_shift_cntrl Diagonal shift control. Shifts diagonally only - see shift control documentation                                                                                                                                                                                                   | Ν               | N            |  |  |
|                      | 13:12                         | 0x0000                                                                                                                                                                                                                                                                                                                                                                                                   | Reserved                                                                                                                                                                                                                                                                                                            |                 |              |  |  |
|                      | 11                            | 0x0000                                                                                                                                                                                                                                                                                                                                                                                                   | Reserved                                                                                                                                                                                                                                                                                                            |                 |              |  |  |
|                      | 10:9                          | 0x0000                                                                                                                                                                                                                                                                                                                                                                                                   | Reserved                                                                                                                                                                                                                                                                                                            |                 |              |  |  |
|                      | 8                             | 0x0000                                                                                                                                                                                                                                                                                                                                                                                                   | Reserved                                                                                                                                                                                                                                                                                                            |                 |              |  |  |
|                      | 7:6                           | 0x0000                                                                                                                                                                                                                                                                                                                                                                                                   | Reserved                                                                                                                                                                                                                                                                                                            |                 |              |  |  |
|                      | 5:4                           | 0x0000                                                                                                                                                                                                                                                                                                                                                                                                   | Reserved                                                                                                                                                                                                                                                                                                            |                 |              |  |  |
|                      | 3:2                           | 0x0000                                                                                                                                                                                                                                                                                                                                                                                                   | Reserved                                                                                                                                                                                                                                                                                                            |                 |              |  |  |
|                      | 1                             | 0x0000                                                                                                                                                                                                                                                                                                                                                                                                   | Reserved                                                                                                                                                                                                                                                                                                            |                 |              |  |  |
|                      | 0                             | 0x0000                                                                                                                                                                                                                                                                                                                                                                                                   | analog_control5_auto_shift_ctrl_enable Set this bit to enable auto shift mode #1 or #2.                                                                                                                                                                                                                             | N               | N            |  |  |
| 12704                | 15:0                          | 0x0201                                                                                                                                                                                                                                                                                                                                                                                                   | serial_format_descriptor_0 (RO)                                                                                                                                                                                                                                                                                     | N               | N            |  |  |
| R0x31A0              |                               |                                                                                                                                                                                                                                                                                                                                                                                                          | criptor Indicates that a single-lane MIPI interface is available on this device.                                                                                                                                                                                                                                    | 1               |              |  |  |
| 12706                | 15:0                          | 0x0202                                                                                                                                                                                                                                                                                                                                                                                                   | serial_format_descriptor_1 (RO)                                                                                                                                                                                                                                                                                     |                 |              |  |  |
| R0x31A2              |                               |                                                                                                                                                                                                                                                                                                                                                                                                          | criptor Indicates that a dual-lane MIPI interface is available on this device.                                                                                                                                                                                                                                      | <u> </u>        |              |  |  |
| 12708                | 15:0                          | 0x0204                                                                                                                                                                                                                                                                                                                                                                                                   | serial_format_descriptor_2 (RO)                                                                                                                                                                                                                                                                                     |                 |              |  |  |
| R0x31A4              | The va                        | lue of this des                                                                                                                                                                                                                                                                                                                                                                                          | criptor Indicates that a quad-lane MIPI interface is available on this device.                                                                                                                                                                                                                                      |                 |              |  |  |



### Table 7:

| Register<br>Dec(Hex) | Bits            | Default                                                                                                                                                                                                                                                                                                                                                  | Name                                                                                                                                                                                                                                           | Frame<br>Sync'd | Bad<br>Frame |  |  |
|----------------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------|--|--|
| 12710                | 15:0            | 0x0301                                                                                                                                                                                                                                                                                                                                                   | serial_format_descriptor_3 (RO)                                                                                                                                                                                                                |                 |              |  |  |
| R0x31A6              | The va          | lue of this des                                                                                                                                                                                                                                                                                                                                          | criptor Indicates that it is unused.                                                                                                                                                                                                           |                 |              |  |  |
| 12712                | 15:0            | 0x0302                                                                                                                                                                                                                                                                                                                                                   | serial_format_descriptor_4 (RO)                                                                                                                                                                                                                |                 |              |  |  |
| R0x31A8              | The va          | lue of this des                                                                                                                                                                                                                                                                                                                                          | criptor Indicates that it is unused.                                                                                                                                                                                                           |                 |              |  |  |
| 12714                | 15:0            | 0x0304                                                                                                                                                                                                                                                                                                                                                   | serial_format_descriptor_5 (RO)                                                                                                                                                                                                                |                 |              |  |  |
| R0x31AA              | The va          | lue of this des                                                                                                                                                                                                                                                                                                                                          | criptor Indicates that it is unused.                                                                                                                                                                                                           |                 |              |  |  |
| 12716                | 15:0            | 0x0000                                                                                                                                                                                                                                                                                                                                                   | serial_format_descriptor_6 (RO)                                                                                                                                                                                                                |                 |              |  |  |
| R0x31AC              | The va          | lue of this des                                                                                                                                                                                                                                                                                                                                          | criptor Indicates that it is unused.                                                                                                                                                                                                           |                 |              |  |  |
| 12718                | 15:0            | 0x0304                                                                                                                                                                                                                                                                                                                                                   | serial_format (R/W)                                                                                                                                                                                                                            |                 |              |  |  |
| R0x31AE              |                 |                                                                                                                                                                                                                                                                                                                                                          | face is enabled (reset_register[12]=0), this register controls which serial inter                                                                                                                                                              |                 |              |  |  |
|                      |                 |                                                                                                                                                                                                                                                                                                                                                          | at_descriptor value is a legal value for this register. The upper byte of this reg                                                                                                                                                             | ister (inte     | rface        |  |  |
|                      |                 |                                                                                                                                                                                                                                                                                                                                                          | e lower byte is read/write.                                                                                                                                                                                                                    | 1               |              |  |  |
| 12720                | 15:0            | 0x0071                                                                                                                                                                                                                                                                                                                                                   | frame_preamble (R/W)                                                                                                                                                                                                                           | N               | N            |  |  |
| R0x31B0              | frame<br>most a | This timing value, expressed in op_pix_clk periods, must be large enough to allow the MIPI wakeup and sta frame short packet to be transmitted before the start of a frame of pixel data. The default value should be c most applications. Too small a value will result in an INSUFFICIENT_FRAME_PREAMBLE error being flagged DATAPATH_STATUS register. |                                                                                                                                                                                                                                                |                 |              |  |  |
| 12722                | 15:0            | 0x0042                                                                                                                                                                                                                                                                                                                                                   | line_preamble (R/W)                                                                                                                                                                                                                            |                 |              |  |  |
| R0x31B2              | transm          | nitted before t                                                                                                                                                                                                                                                                                                                                          | pressed in op_pix_clk periods, must be large enough to allow the MIPI long pa<br>ne start of a line of pixel data. The default value should be correct for most ap<br>ult in an INSUFFICIENT_LINE_PREAMBLE error being flagged in the DATAPATH | plications      | .Too         |  |  |
| 12724                | 15:0            | 0x3966                                                                                                                                                                                                                                                                                                                                                   | mipi_timing_0 (R/W)                                                                                                                                                                                                                            | N               | Ν            |  |  |
| R0x31B4              | 15:12           | 0x0003                                                                                                                                                                                                                                                                                                                                                   | t_hs_prepare Time (in clk cycles) to drive LP-00 before entering HS data transmission mode                                                                                                                                                     | N               | N            |  |  |
|                      | 11:8            | 0x0009                                                                                                                                                                                                                                                                                                                                                   | mipi_timing_0_t_hs_zero_<br>Time, in op_pix_clk periods, to drive HS-0 before the sync sequence                                                                                                                                                | N               | N            |  |  |
|                      | 7:4             | 0x0006                                                                                                                                                                                                                                                                                                                                                   | mipi_timing_0_t_hs_trail_<br>Time, in op_pix_clk periods, to drive flipped differential state after last<br>payload data bit of an HS transmission burst                                                                                       | N               | N            |  |  |
|                      | 3:0             | 0x0006                                                                                                                                                                                                                                                                                                                                                   | mipi_timing_0_t_clk_trail_<br>Time, in op_pix_clk periods, to drive HS differential state after last payload<br>clock bit of an HS transmission burst                                                                                          | N               | N            |  |  |
| 12726                | 15:0            | 0x1216                                                                                                                                                                                                                                                                                                                                                   | mipi_timing_1 (R/W)                                                                                                                                                                                                                            | N               | N            |  |  |
| R0x31B6              | 15:12           | RO                                                                                                                                                                                                                                                                                                                                                       | mipi_timing_1_clk_prepare<br>Reserved. Read as 0                                                                                                                                                                                               | N               | N            |  |  |
|                      | 11:6            | 0x0008                                                                                                                                                                                                                                                                                                                                                   | mipi_timing_1_t_hs_exit Time, in op_pix_clk periods, to drive LP-11 after HS burst                                                                                                                                                             | N               | N            |  |  |
|                      | 5:0             | 0x0016                                                                                                                                                                                                                                                                                                                                                   | mipi_timing_1_t_clk_zero Minimum time, in op_pix_clk periods, to drive HS-0 on clock lane before starting clock                                                                                                                                | Z               | N            |  |  |



### Table 7: Manufacturer Specific Register Description (continued)

R/W (Read or Write) bit; RO (Read Only) bit; Y (Yes); N (No); YM (Yes, Masked)

| 12730<br>R0x31BA<br>12730<br>R0x31BA | 15:0<br>15:12<br>11:8<br>7:6<br>5:0<br>15:0<br>15:13<br>12:7<br>6:0 | 0xF00C 0x000F 0x0000 X 0x0000C 0x050B RO 0x0000A | mipi_timing_2 (R/W)  t_bgap bandgap settling time. This is the top 4 bits of a 5-bit register. The LSB is tied to 1.  mipi_timing_2_t_clk_pre Time, in op_pix_clk periods, to drive the HS clock before any data lane might start up  Reserved  mipi_timing_2_t_clk_post Time, in op_pix_clk periods, to drive the HS clock after the data lane has gone into low-power mode  mipi_timing_3 (R/W)  mipi_timing_3_reserved Reserved. Read as 0  mipi_timing_3_1 lpx | N N N N N N N N N N N N N N N N N N N | N<br>N<br>N |
|--------------------------------------|---------------------------------------------------------------------|--------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|-------------|
| 12730<br>R0x31BA                     | 7:6<br>5:0<br>15:0<br>15:13<br>12:7                                 | 0x00000  X  0x0000C  0x050B  RO                  | bandgap settling time. This is the top 4 bits of a 5-bit register. The LSB is tied to 1.  mipi_timing_2_t_clk_pre Time, in op_pix_clk periods, to drive the HS clock before any data lane might start up  Reserved  mipi_timing_2_t_clk_post Time, in op_pix_clk periods, to drive the HS clock after the data lane has gone into low-power mode  mipi_timing_3 (R/W)  mipi_timing_3_reserved Reserved. Read as 0                                                  | N                                     | N           |
| R0x31BA<br>12732                     | 7:6<br>5:0<br>15:0<br>15:13                                         | X<br>0x000C<br>0x050B<br>RO                      | Time, in op_pix_clk periods, to drive the HS clock before any data lane might start up  Reserved  mipi_timing_2_t_clk_post Time, in op_pix_clk periods, to drive the HS clock after the data lane has gone into low-power mode  mipi_timing_3 (R/W)  mipi_timing_3_reserved Reserved. Read as 0                                                                                                                                                                    | N                                     | N           |
| R0x31BA<br>12732                     | 5:0<br>15:0<br>15:13<br>12:7                                        | 0x000C<br>0x050B<br>RO                           | mipi_timing_2_t_clk_post Time, in op_pix_clk periods, to drive the HS clock after the data lane has gone into low-power mode mipi_timing_3 (R/W) mipi_timing_3_reserved Reserved. Read as 0                                                                                                                                                                                                                                                                        |                                       |             |
| R0x31BA<br>12732                     | 15:0<br>15:13<br>12:7                                               | 0x050B<br>RO                                     | Time, in op_nix_clk periods, to drive the HS clock after the data lane has gone into low-power mode  mipi_timing_3 (R/W)  mipi_timing_3_reserved Reserved. Read as 0                                                                                                                                                                                                                                                                                               |                                       |             |
| R0x31BA<br>12732                     | 15:13<br>12:7                                                       | RO                                               | mipi_timing_3_reserved<br>Reserved. Read as 0                                                                                                                                                                                                                                                                                                                                                                                                                      | N                                     | N1          |
| 12732                                | 12:7                                                                |                                                  | Reserved. Read as 0                                                                                                                                                                                                                                                                                                                                                                                                                                                | N                                     | N.I         |
|                                      |                                                                     | 0x000A                                           | mini timing 3 t lnx                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                       | N           |
|                                      | 6:0                                                                 |                                                  | Time, in op_pix_clk periods, of any low-power state period                                                                                                                                                                                                                                                                                                                                                                                                         | N                                     | N           |
|                                      |                                                                     | 0x000B                                           | mipi_timing_3_t_wake_up Time to recover from ultra low-power mode (ULPM). ULPM is exited by applying a mark state for (8192) * T_WAKE_UP * op_pix_clk                                                                                                                                                                                                                                                                                                              | N                                     | N           |
| R0x31BC                              | 15:0                                                                | 0x0009                                           | mipi_timing_4 (R/W)                                                                                                                                                                                                                                                                                                                                                                                                                                                | N                                     | N           |
|                                      | 15                                                                  | RO                                               | mipi_timing_4_reserved_1 Reserved. Read as 0                                                                                                                                                                                                                                                                                                                                                                                                                       | N                                     | N           |
|                                      | 14                                                                  | 0x0000                                           | mipi_heavy_lp_load<br>contol of phy heavy_lp_load pin                                                                                                                                                                                                                                                                                                                                                                                                              | N                                     | N           |
|                                      | 13:7                                                                | RO                                               | mipi_timing_4_reserved_0 Reserved. Read as 0                                                                                                                                                                                                                                                                                                                                                                                                                       | N                                     | N           |
|                                      | 6:0                                                                 | 0x0009                                           | mipi_timing_4_t_init Initialization time when first entering stop state (LP-11) after powerup or reset. LP-11 is transmitted for a minimum of (1024) * T_INIT * op_pix_clk.                                                                                                                                                                                                                                                                                        | N                                     | N           |
| 12736                                | 15:0                                                                | 0x0000                                           | hispi_timing (R/W)                                                                                                                                                                                                                                                                                                                                                                                                                                                 | N                                     | N           |
| R0x31C0                              | 15                                                                  | Χ                                                | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                       |             |
|                                      | 14:12                                                               | 0x0000                                           | hispi_timing_clock_del Delay applied to the clock lane in 1/8 unit interval (UI) steps.                                                                                                                                                                                                                                                                                                                                                                            | N                                     | N           |
|                                      | 11:9                                                                | 0x0000                                           | hispi_timing_data3_del Delay applied to Data Lane 3 in 1/8 unit interval (UI) steps.                                                                                                                                                                                                                                                                                                                                                                               | N                                     | N           |
|                                      | 8:6                                                                 | 0x0000                                           | hispi_timing_data2_del Delay applied to Data Lane 2 in 1/8 unit interval (UI) steps.                                                                                                                                                                                                                                                                                                                                                                               | N                                     | N           |
|                                      | 5:3                                                                 | 0x0000                                           | hispi_timing_data1_del Delay applied to Data Lane 1 in 1/8 unit interval (UI) steps.                                                                                                                                                                                                                                                                                                                                                                               | N                                     | N           |
| 2                                    | 2:0                                                                 | 0x0000                                           | hispi_timing_data0_del Delay applied to Data Lane 0 in 1/8 unit interval (UI) steps.                                                                                                                                                                                                                                                                                                                                                                               | N                                     | N           |

Within the HiSPi PHY there is a DLL connected to the clock lane and each data lane, which acts as a control master for the output delay buffers. This additional delay allows the user to increase the setup or hold time at the receiver circuits and can be used to compensate for skew introduced in PCB design.

If the DLL timing adjustment is not required, the data and clock lane delay settings should be set to a default code of 0x000 to reduce jitter, skew, and power dissipation.



#### Table 7:

| Register<br>Dec(Hex) | Bits    | Default       | Name                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Frame<br>Sync'd | Bad<br>Frame |
|----------------------|---------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------|
| 12742                | 15:0    | 0x8000        | hispi_control_status (R/W)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Ν               | Ν            |
| 14                   | 15      | 0x0001        | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                 |              |
|                      | 14      | 0x0000        | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                 |              |
|                      | 13      | Х             | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                 |              |
|                      | 12      | 0x0000        | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                 |              |
| 11::                 | 11:10   | 0x0000        | mode_select_mipi Will select the HiSPi output protocol: 'b00: hispiS "Streaming" 'b01: hispiSP "Packetized"                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Z               | N            |
|                      | 9       | 0x0000        | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                 |              |
|                      | 8       | 0x0000        | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                 |              |
|                      | 7       | 0x0000        | test_enable When asserted, the test pattern is output through the HiSPi PHY interface.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | N               | N            |
| 6:4                  | 6:4     | 0x0000        | test_mode Define the test mode to be applied if the test mode is enabled.  0= Transmit a constant 0 on all enabled data lanes.  1= Transmit a constant 1 on all enabled data lanes.  2= Transmit a square wave at half the serial data rate on all enabled data lanes.  3=Transmit a square wave at the pixel rate on all enabled data lanes.  4= Transmit a continuous sequence of pseudo random data, with no SAV code, copied on all enabled data lanes.  5= Replace data from the sensor with a known sequence (SMIA defined pn9) copied on all enabed data lanes. | N               | N            |
|                      | 3       | 0x0000        | blanking_data_enable = 0 the default pattern (constant 1) is output during horizontal and vertical blanking periods = 1 the pattern defined by the 'blanking_data' input is output during horizontal and vertical blanking periods NOTE: used for hispiS 'Streaming' mode                                                                                                                                                                                                                                                                                              | N               | N            |
|                      | 2       | 0x0000        | streaming_mode = 0, data will be transmitted in 'packetized' format when hispiSP protocol is selected = 1, data will be transmitted in 'streaming' format when hispiSP protocol is selected Not relevant when hispi_mode_sel[1:0] is not set to 2'                                                                                                                                                                                                                                                                                                                     | N               | N            |
|                      | 1       | 0x0000        | output_msb_first Output MSB first                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Ν               | N            |
|                      | 0       | 0x0000        | vert_left_bar_en An optional filler code of "1" may be padded after the sync code. When filler codes are enabled, the receiver must window the received image to eliminate first 4 data words (columns per PHYs).                                                                                                                                                                                                                                                                                                                                                      | N               | N            |
|                      | HiSPi C | ontrol status | for the output PHY.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                 |              |
| 12776                | 15:0    | 0x0000        | horizontal_cursor_position_ (R/W)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                 |              |
| R0x31E8              |         | the start row | of or the test cursor.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | i               | 1            |
| 12778                | 15:0    | 0x0000        | vertical_cursor_position_ (R/W)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                 |              |
| R0x31EA              |         |               | umn for the test cursor.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                 |              |



| Register<br>Dec(Hex) | Bits    | Default          | Name                                                                                                                                           | Frame<br>Sync'd | Bad<br>Frame |
|----------------------|---------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------|
| 12780                | 15:0    | 0x0000           | horizontal_cursor_width_ (R/W)                                                                                                                 |                 |              |
| R0x31EC              | Specify | the width, in    | rows, of the horizontal test cursor. A width of 0 disables the cursor.                                                                         |                 |              |
| 12782                | 15:0    | 0x0000           | vertical_cursor_width_ (R/W)                                                                                                                   |                 |              |
| R0x31EE              | Specify | the width, in    | columns, of the vertical test cursor. A width of 0 disables the cursor.                                                                        |                 |              |
| 12786                | 15:0    | 0x6E6C           | i2c_ids_mipi_default (R/W)                                                                                                                     | N               | Ν            |
| R0x31F2              | Progra  | mmable two-v     | wire serial interface slave addresses for MIPI operation.                                                                                      |                 |              |
| 12796                | 15:0    | 0x3020           | i2c_ids (R/W)                                                                                                                                  | N               | N            |
| R0x31FC              | Two-w   | ire serial inter | face (I2C) addresses.                                                                                                                          |                 |              |
| 13824                | 15:0    | 0x0000           | p_gr_p0q0 (R/W)                                                                                                                                | N               | N            |
| R0x3600              |         |                  | for Gr. P_GR_PpQq registers are read successively when the row polynomial ((e) horizontal blanking period before a row containing Gr pixels.   | Q) coeffici     | ents are     |
| 13826                | 15:0    | 0x0000           | p_gr_p0q1 (R/W)                                                                                                                                | N               | N            |
| R0x3602              |         |                  | for Gr. P_GR_PpQq registers are read successively when the row polynomial (0 e horizontal blanking period before a row containing Gr pixels.   | Q) coeffici     | ents are     |
| 13828                | 15:0    | 0x0000           | p_gr_p0q2 (R/W)                                                                                                                                |                 |              |
| R0x3604              |         |                  | for Gr. P_GR_PpQq registers are read successively when the row polynomial (0 e horizontal blanking period before a row containing Gr pixels.   | Q) coeffici     | ents are     |
| 13830                | 15:0    | 0x0000           | p_gr_p0q3 (R/W)                                                                                                                                | N               | N            |
| R0x3606              |         | -                | for Gr. P_GR_PpQq registers are read successively when the row polynomial (0 ehorizontal blanking period before a row containing Gr pixels.    | Q) coeffici     | ents are     |
| 13832                | 15:0    | 0x0000           | p_gr_p0q4 (R/W)                                                                                                                                |                 |              |
| R0x3608              |         |                  | for Gr. P_GR_PpQq registers are read successively when the row polynomial (0 e horizontal blanking period before a row containing Gr pixels.   | Q) coeffici     | ents are     |
| 13834                | 15:0    | 0x0000           | p_rd_p0q0 (R/W)                                                                                                                                |                 |              |
| R0x360A              |         |                  | for Rd. P_RD_PpQq registers are read successively when the row polynomial (or horizontal blanking period before a row containing Rd pixels.    | Q) coeffici     | ents are     |
| 13836                | 15:0    | 0x0000           | p_rd_p0q1 (R/W)                                                                                                                                | N               | N            |
| R0x360C              |         |                  | for Rd. P_RD_PpQq registers are read successively when the row polynomial (rehorizontal blanking period before a row containing Rd pixels.     | Q) coeffici     | ents are     |
| 13838                | 15:0    | 0x0000           | p_rd_p0q2 (R/W)                                                                                                                                | N               | N            |
| R0x360E              |         |                  | for Rd. P_RD_PpQq registers are read successively when the row polynomial (<br>e horizontal blanking period before a row containing Rd pixels. | Q) coeffici     | ents are     |
| 13840                | 15:0    | 0x0000           | p_rd_p0q3 (R/W)                                                                                                                                |                 |              |
| R0x3610              |         |                  | for Rd. P_RD_PpQq registers are read successively when the row polynomial (<br>e horizontal blanking period before a row containing Rd pixels. | Q) coeffici     | ents are     |
| 13842                | 15:0    | 0x0000           | p_rd_p0q4 (R/W)                                                                                                                                | N               | N            |
| R0x3612              |         |                  | for Rd. P_RD_PpQq registers are read successively when the row polynomial (<br>horizontal blanking period before a row containing Rd pixels.   | Q) coeffici     | ents are     |
| 13844                | 15:0    | 0x0000           | p_bl_p0q0 (R/W)                                                                                                                                | N               | N            |
| R0x3614              |         |                  | for Bl. P_BL_PpQq registers are read successively when the row polynomial (Qe horizontal blanking period before a row containing Bl pixels.    | ) coefficie     | nts are      |
| 13846                | 15:0    | 0x0000           | p_bl_p0q1 (R/W)                                                                                                                                | N               | N            |
| R0x3616              |         |                  | for Bl. P_BL_PpQq registers are read successively when the row polynomial (Qe horizontal blanking period before a row containing Bl pixels.    | ) coefficie     | nts are      |



| Register<br>Dec(Hex) | Bits    | Default                                                                                                                                                                                            | Name                                                                                                                                          | Frame<br>Sync'd | Bad<br>Frame |  |  |
|----------------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------|--|--|
| 13848                | 15:0    | 0x0000                                                                                                                                                                                             | p_bl_p0q2 (R/W)                                                                                                                               | N               | N            |  |  |
| R0x3618              |         |                                                                                                                                                                                                    | for Bl. P_BL_PpQq registers are read successively when the row polynomial (Q horizontal blanking period before a row containing Bl pixels.    | ) coefficie     | nts are      |  |  |
| 13850                | 15:0    | 0x0000                                                                                                                                                                                             | p_bl_p0q3 (R/W)                                                                                                                               | N               | N            |  |  |
| R0x361A              |         | coefficient for Q3 for Bl. P_BL_PpQq registers are read successively when the row polynomial (Q) coefficients are culated during the horizontal blanking period before a row containing Bl pixels. |                                                                                                                                               |                 |              |  |  |
| 13852                | 15:0    | 0x0000                                                                                                                                                                                             | p_bl_p0q4 (R/W)                                                                                                                               | N               | N            |  |  |
| R0x361C              |         |                                                                                                                                                                                                    | for Bl. P_BL_PpQq registers are read successively when the row polynomial (Qehorizontal blanking period before a row containing Bl pixels.    | ) coefficie     | nts are      |  |  |
| 13854                | 15:0    | 0x0000                                                                                                                                                                                             | p_gb_p0q0 (R/W)                                                                                                                               | N               | N            |  |  |
| R0x361E              |         |                                                                                                                                                                                                    | for Gb. P_GB_PpQq registers are read successively when the row polynomial (0 horizontal blanking period before a row containing Gb pixels.    | Q) coeffici     | ents are     |  |  |
| 13856                | 15:0    | 0x0000                                                                                                                                                                                             | p_gb_p0q1 (R/W)                                                                                                                               |                 |              |  |  |
| R0x3620              |         |                                                                                                                                                                                                    | for Gb. P_GB_PpQq registers are read successively when the row polynomial (0 horizontal blanking period before a row containing Gb pixels.    | Q) coeffici     | ents are     |  |  |
| 13858                | 15:0    | 0x0000                                                                                                                                                                                             | p_gb_p0q2 (R/W)                                                                                                                               |                 |              |  |  |
| R0x3622              |         |                                                                                                                                                                                                    | for Gb. P_GB_PpQq registers are read successively when the row polynomial ((<br>horizontal blanking period before a row containing Gb pixels. | Q) coeffici     | ents are     |  |  |
| 13860                | 15:0    |                                                                                                                                                                                                    | p_gb_p0q3 (R/W)                                                                                                                               |                 |              |  |  |
| R0x3624              |         |                                                                                                                                                                                                    | for Gb. P_GB_PpQq registers are read successively when the row polynomial (or horizontal blanking period before a row containing Gb pixels.   | Q) coeffici     | ents are     |  |  |
| 13862                | 15:0    | 0x0000                                                                                                                                                                                             | p_gb_p0q4 (R/W)                                                                                                                               |                 |              |  |  |
| R0x3626              |         |                                                                                                                                                                                                    | for Gb. P_GB_PpQq registers are read successively when the row polynomial (0<br>horizontal blanking period before a row containing Gb pixels. | Q) coeffici     | ents are     |  |  |
| 13888                | 15:0    | 0x0000                                                                                                                                                                                             | p_gr_p1q0 (R/W)                                                                                                                               |                 |              |  |  |
| R0x3640              |         |                                                                                                                                                                                                    | for Gr. P_GR_PpQq registers are read successively when the row polynomial (0 horizontal blanking period before a row containing Gr pixels.    | Q) coeffici     | ents are     |  |  |
| 13890                | 15:0    | 0x0000                                                                                                                                                                                             | p_gr_p1q1 (R/W)                                                                                                                               |                 |              |  |  |
| R0x3642              |         |                                                                                                                                                                                                    | for Gr. P_GR_PpQq registers are read successively when the row polynomial (0 horizontal blanking period before a row containing Gr pixels.    | Q) coeffici     | ents are     |  |  |
| 13892                | 15:0    | 0x0000                                                                                                                                                                                             | p_gr_p1q2 (R/W)                                                                                                                               |                 |              |  |  |
| R0x3644              | calcula | ted during the                                                                                                                                                                                     | for Gr. P_GR_PpQq registers are read successively when the row polynomial (Chorizontal blanking period before a row containing Gr pixels.     | Q) coeffici     | ents are     |  |  |
| 13894                |         |                                                                                                                                                                                                    | p_gr_p1q3 (R/W)                                                                                                                               |                 |              |  |  |
| R0x3646              |         | _                                                                                                                                                                                                  | for Gr. P_GR_PpQq registers are read successively when the row polynomial (0 horizontal blanking period before a row containing Gr pixels.    | Q) coeffici     | ents are     |  |  |
| 13896                | 15:0    | 0x0000                                                                                                                                                                                             | p_gr_p1q4 (R/W)                                                                                                                               |                 |              |  |  |
| R0x3648              |         |                                                                                                                                                                                                    | for Gr. P_GR_PpQq registers are read successively when the row polynomial (0 horizontal blanking period before a row containing Gr pixels.    | Q) coeffici     | ents are     |  |  |
| 13898                | 15:0    | 0x0000                                                                                                                                                                                             | p_rd_p1q0 (R/W)                                                                                                                               |                 |              |  |  |
| R0x364A              |         |                                                                                                                                                                                                    | for Rd. P_RD_PpQq registers are read successively when the row polynomial (0 horizontal blanking period before a row containing Rd pixels.    | Q) coeffici     | ents are     |  |  |
| 13900                | 15:0    | 0x0000                                                                                                                                                                                             | p_rd_p1q1 (R/W)                                                                                                                               |                 |              |  |  |
| R0x364C              |         |                                                                                                                                                                                                    | for Rd. P_RD_PpQq registers are read successively when the row polynomial (0 horizontal blanking period before a row containing Rd pixels.    | Q) coeffici     | ents are     |  |  |



| Register<br>Dec(Hex) | Bits | Default                                                                                                                                                                                            | Name                                                                                                                                                                                           | Frame<br>Sync'd | Bad<br>Frame |  |  |  |
|----------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------|--|--|--|
| 13902                | 15:0 | 0x0000                                                                                                                                                                                             | p_rd_p1q2 (R/W)                                                                                                                                                                                | N               | N            |  |  |  |
| R0x364E              |      |                                                                                                                                                                                                    | for Rd. P_RD_PpQq registers are read successively when the row polynomial (or horizontal blanking period before a row containing Rd pixels.                                                    | Q) coeffici     | ents are     |  |  |  |
| 13904                | 15:0 | 0x0000                                                                                                                                                                                             | p_rd_p1q3 (R/W)                                                                                                                                                                                | Ν               | N            |  |  |  |
| R0x3650              |      | coefficient for Q3 for Rd. P_RD_PpQq registers are read successively when the row polynomial (Q) coefficients are culated during the horizontal blanking period before a row containing Rd pixels. |                                                                                                                                                                                                |                 |              |  |  |  |
| 13906                | 15:0 | 0x0000                                                                                                                                                                                             | p_rd_p1q4 (R/W)                                                                                                                                                                                | N               | N            |  |  |  |
| R0x3652              |      |                                                                                                                                                                                                    | for Rd. P_RD_PpQq registers are read successively when the row polynomial (or horizontal blanking period before a row containing Rd pixels.                                                    | Q) coeffici     | ents are     |  |  |  |
| 13908                | 15:0 | 0x0000                                                                                                                                                                                             | p_bl_p1q0 (R/W)                                                                                                                                                                                | N               | N            |  |  |  |
| R0x3654              |      |                                                                                                                                                                                                    | for Bl. P_BL_PpQq registers are read successively when the row polynomial (Qehorizontal blanking period before a row containing Bl pixels.                                                     | ) coefficie     | nts are      |  |  |  |
| 13910                | 15:0 | 0x0000                                                                                                                                                                                             | p_bl_p1q1 (R/W)                                                                                                                                                                                | N               | N            |  |  |  |
| R0x3656              |      |                                                                                                                                                                                                    | for Bl. P_BL_PpQq registers are read successively when the row polynomial (Q<br>horizontal blanking period before a row containing Bl pixels.                                                  | ) coefficie     | nts are      |  |  |  |
| 13912                | 15:0 | 0x0000                                                                                                                                                                                             | p_bl_p1q2 (R/W)                                                                                                                                                                                | N               | N            |  |  |  |
| R0x3658              |      |                                                                                                                                                                                                    | for Bl. P_BL_PpQq registers are read successively when the row polynomial (Q horizontal blanking period before a row containing Bl pixels.                                                     | ) coefficie     | nts are      |  |  |  |
| 13914                | 15:0 | 0x0000                                                                                                                                                                                             | p_bl_p1q3 (R/W)                                                                                                                                                                                | N               | N            |  |  |  |
| R0x365A              |      |                                                                                                                                                                                                    | for Bl. P_BL_PpQq registers are read successively when the row polynomial (Qehorizontal blanking period before a row containing Bl pixels.                                                     | ) coefficie     | nts are      |  |  |  |
| 13916                | 15:0 | 0x0000                                                                                                                                                                                             | p_bl_p1q4 (R/W)                                                                                                                                                                                | N               | N            |  |  |  |
| R0x365C              |      |                                                                                                                                                                                                    | for Bl. P_BL_PpQq registers are read successively when the row polynomial (Qehorizontal blanking period before a row containing Bl pixels.                                                     | ) coefficie     | nts are      |  |  |  |
| 13918                | 15:0 | 0x0000                                                                                                                                                                                             | p_gb_p1q0 (R/W)                                                                                                                                                                                | N               | N            |  |  |  |
| R0x365E              |      |                                                                                                                                                                                                    | for Gb. P_GB_PpQq registers are read successively when the row polynomial (reference) horizontal blanking period before a row containing Gb pixels.                                            | Q) coeffici     | ents are     |  |  |  |
| 13920                | 15:0 | 0x0000                                                                                                                                                                                             | p_gb_p1q1 (R/W)                                                                                                                                                                                | Ν               | Ν            |  |  |  |
| R0x3660              |      |                                                                                                                                                                                                    | for Gb. P_GB_PpQq registers are read successively when the row polynomial (reference) horizontal blanking period before a row containing Gb pixels.                                            | Q) coeffici     | ents are     |  |  |  |
| 13922                | 15:0 | 0x0000                                                                                                                                                                                             | p_gb_p1q2 (R/W)                                                                                                                                                                                |                 |              |  |  |  |
| R0x3662              |      |                                                                                                                                                                                                    | for Gb. P_GB_PpQq registers are read successively when the row polynomial (reference) horizontal blanking period before a row containing Gb pixels.                                            | Q) coeffici     | ents are     |  |  |  |
| 13924                | 15:0 | 0x0000                                                                                                                                                                                             | p_gb_p1q3 (R/W)                                                                                                                                                                                |                 |              |  |  |  |
| R0x3664              |      |                                                                                                                                                                                                    | for Gb. P_GB_PpQq registers are read successively when the row polynomial (velocities) for GB_PpQq registers are read successively when the row polynomial (velocities) for GB_PpQq registers. | Q) coeffici     | ents are     |  |  |  |
| 13926                | 15:0 | 0x0000                                                                                                                                                                                             | p_gb_p1q4 (R/W)                                                                                                                                                                                |                 |              |  |  |  |
| R0x3666              |      |                                                                                                                                                                                                    | for Gb. P_GB_PpQq registers are read successively when the row polynomial (<br>horizontal blanking period before a row containing Gb pixels.                                                   | Q) coeffici     | ents are     |  |  |  |
| 13952                | 15:0 | 0x0000                                                                                                                                                                                             | p_gr_p2q0 (R/W)                                                                                                                                                                                |                 |              |  |  |  |
| R0x3680              |      |                                                                                                                                                                                                    | for Gr. P_GR_PpQq registers are read successively when the row polynomial (0 horizontal blanking period before a row containing Gr pixels.                                                     | Q) coeffici     | ents are     |  |  |  |
| 13954                | 15:0 | 0x0000                                                                                                                                                                                             | p_gr_p2q1 (R/W)                                                                                                                                                                                |                 |              |  |  |  |
| R0x3682              |      |                                                                                                                                                                                                    | for Gr. P_GR_PpQq registers are read successively when the row polynomial (0 horizontal blanking period before a row containing Gr pixels.                                                     | Q) coeffici     | ents are     |  |  |  |



### Table 7:

| Register<br>Dec(Hex) | Bits    | Default                                                                                                                                                                                             | Name                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Frame<br>Sync'd | Bad<br>Frame |  |  |  |
|----------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------|--|--|--|
| 13956                | 15:0    | 0x0000                                                                                                                                                                                              | p_gr_p2q2 (R/W)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                 |              |  |  |  |
| R0x3684              |         |                                                                                                                                                                                                     | for Gr. P_GR_PpQq registers are read successively when the row polynomial (0 horizontal blanking period before a row containing Gr pixels.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Q) coeffici     | ents are     |  |  |  |
| 13958                | 15:0    | 0x0000                                                                                                                                                                                              | p_gr_p2q3 (R/W)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                 |              |  |  |  |
| R0x3686              | P2 coet | coefficient for Q3 for Gr. P_GR_PpQq registers are read successively when the row polynomial (Q) coefficients are lculated during the horizontal blanking period before a row containing Gr pixels. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                 |              |  |  |  |
| 13960                | 15:0    | 0x0000                                                                                                                                                                                              | p_gr_p2q4 (R/W)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | N               | N            |  |  |  |
| R0x3688              |         |                                                                                                                                                                                                     | for Gr. P_GR_PpQq registers are read successively when the row polynomial (0 horizontal blanking period before a row containing Gr pixels.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Q) coeffici     | ents are     |  |  |  |
| 13962                | 15:0    | 0x0000                                                                                                                                                                                              | p_rd_p2q0 (R/W)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                 |              |  |  |  |
| R0x368A              |         |                                                                                                                                                                                                     | for Rd. P_RD_PpQq registers are read successively when the row polynomial (0 horizontal blanking period before a row containing Rd pixels.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Q) coeffici     | ents are     |  |  |  |
| 13964                | 15:0    | 0x0000                                                                                                                                                                                              | p_rd_p2q1 (R/W)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                 |              |  |  |  |
| R0x368C              |         |                                                                                                                                                                                                     | for Rd. P_RD_PpQq registers are read successively when the row polynomial (0 horizontal blanking period before a row containing Rd pixels.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Q) coeffici     | ents are     |  |  |  |
| 13966                | 15:0    | 0x0000                                                                                                                                                                                              | p_rd_p2q2 (R/W)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | N               | N            |  |  |  |
| R0x368E              |         | coefficient for Q2 for Rd. P_RD_PpQq registers are read successively when the row polynomial (Q) coefficients are lculated during the horizontal blanking period before a row containing Rd pixels. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                 |              |  |  |  |
| 13968                | 15:0    | 0x0000                                                                                                                                                                                              | p_rd_p2q3 (R/W)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | N               | N            |  |  |  |
| R0x3690              |         |                                                                                                                                                                                                     | for Rd. P_RD_PpQq registers are read successively when the row polynomial (0 horizontal blanking period before a row containing Rd pixels.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Q) coeffici     | ents are     |  |  |  |
| 13970                | 15:0    | 0x0000                                                                                                                                                                                              | p_rd_p2q4 (R/W)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | N               | N            |  |  |  |
| R0x3692              |         |                                                                                                                                                                                                     | for Rd. P_RD_PpQq registers are read successively when the row polynomial (0 horizontal blanking period before a row containing Rd pixels.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Q) coeffici     | ents are     |  |  |  |
| 13972                | 15:0    | 0x0000                                                                                                                                                                                              | p_bl_p2q0 (R/W)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                 |              |  |  |  |
| R0x3694              |         |                                                                                                                                                                                                     | for Bl. P_BL_PpQq registers are read successively when the row polynomial (Q horizontal blanking period before a row containing Bl pixels.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | ) coefficie     | nts are      |  |  |  |
| 13974                | 15:0    | 0x0000                                                                                                                                                                                              | p_bl_p2q1 (R/W)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | N               | N            |  |  |  |
| R0x3696              |         |                                                                                                                                                                                                     | for Bl. P_BL_PpQq registers are read successively when the row polynomial (Q horizontal blanking period before a row containing Bl pixels.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | ) coefficie     | nts are      |  |  |  |
| 13976                | 15:0    | 0x0000                                                                                                                                                                                              | p_bl_p2q2 (R/W)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | N               | N            |  |  |  |
| R0x3698              |         |                                                                                                                                                                                                     | for Bl. P_BL_PpQq registers are read successively when the row polynomial (Q<br>horizontal blanking period before a row containing Bl pixels.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | ) coefficie     | nts are      |  |  |  |
| 13978                | 15:0    | 0x0000                                                                                                                                                                                              | p_bl_p2q3 (R/W)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                 |              |  |  |  |
| R0x369A              |         | -                                                                                                                                                                                                   | for Bl. P_BL_PpQq registers are read successively when the row polynomial (Q horizontal blanking period before a row containing Bl pixels.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | ) coefficie     | nts are      |  |  |  |
| 13980                | 15:0    | 0x0000                                                                                                                                                                                              | p_bl_p2q4 (R/W)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | N               | N            |  |  |  |
| R0x369C              |         |                                                                                                                                                                                                     | for Bl. P_BL_PpQq registers are read successively when the row polynomial (Q horizontal blanking period before a row containing Bl pixels.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | ) coefficie     | nts are      |  |  |  |
| 13982                | 15:0    | 0x0000                                                                                                                                                                                              | p_gb_p2q0 (R/W)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | N               | N            |  |  |  |
| R0x369E              |         |                                                                                                                                                                                                     | for Gb. P_GB_PpQq registers are read successively when the row polynomial (<br>horizontal blanking period before a row containing Gb pixels.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Q) coeffici     | ents are     |  |  |  |
| 13984                | 15:0    | 0x0000                                                                                                                                                                                              | p_gb_p2q1 (R/W)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | N               | N            |  |  |  |
| R0x36A0              |         |                                                                                                                                                                                                     | for Gb. P_GB_PpQq registers are read successively when the row polynomial (reformally the row polynomial) (reformally the row | Q) coeffici     | ents are     |  |  |  |



### Table 7:

| Register<br>Dec(Hex) | Bits | Default                                                                                                                                                                                            | Name                                                                                                                                         | Frame<br>Sync'd | Bad<br>Frame |  |  |  |
|----------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------|--|--|--|
| 13986                | 15:0 | 0x0000                                                                                                                                                                                             | p_gb_p2q2 (R/W)                                                                                                                              | Ν               | Ν            |  |  |  |
| R0x36A2              |      |                                                                                                                                                                                                    | for Gb. P_GB_PpQq registers are read successively when the row polynomial ( horizontal blanking period before a row containing Gb pixels.    | Q) coeffici     | ents are     |  |  |  |
| 13988                | 15:0 | 0x0000                                                                                                                                                                                             | p_gb_p2q3 (R/W)                                                                                                                              | Ν               | Ν            |  |  |  |
| R0x36A4              |      | coefficient for Q3 for Gb. P_GB_PpQq registers are read successively when the row polynomial (Q) coefficients are culated during the horizontal blanking period before a row containing Gb pixels. |                                                                                                                                              |                 |              |  |  |  |
| 13990                | 15:0 | 0x0000                                                                                                                                                                                             | p_gb_p2q4 (R/W)                                                                                                                              | N               | N            |  |  |  |
| R0x36A6              |      |                                                                                                                                                                                                    | for Gb. P_GB_PpQq registers are read successively when the row polynomial (<br>horizontal blanking period before a row containing Gb pixels. | Q) coeffici     | ents are     |  |  |  |
| 14016                | 15:0 | 0x0000                                                                                                                                                                                             | p_gr_p3q0 (R/W)                                                                                                                              | Ν               | Ν            |  |  |  |
| R0x36C0              |      |                                                                                                                                                                                                    | for Gr. P_GR_PpQq registers are read successively when the row polynomial (On horizontal blanking period before a row containing Gr pixels.  | Q) coeffici     | ents are     |  |  |  |
| 14018                | 15:0 | 0x0000                                                                                                                                                                                             | p_gr_p3q1 (R/W)                                                                                                                              | Ν               | Ν            |  |  |  |
| R0x36C2              |      |                                                                                                                                                                                                    | for Gr. P_GR_PpQq registers are read successively when the row polynomial (On horizontal blanking period before a row containing Gr pixels.  | Q) coeffici     | ents are     |  |  |  |
| 14020                | 15:0 | 0x0000                                                                                                                                                                                             | p_gr_p3q2 (R/W)                                                                                                                              | N               | N            |  |  |  |
| R0x36C4              |      |                                                                                                                                                                                                    | for Gr. P_GR_PpQq registers are read successively when the row polynomial (Or horizontal blanking period before a row containing Gr pixels.  | Q) coeffici     | ents are     |  |  |  |
| 14022                | 15:0 | 0x0000                                                                                                                                                                                             | p_gr_p3q3 (R/W)                                                                                                                              | Ν               | Ν            |  |  |  |
| R0x36C6              |      |                                                                                                                                                                                                    | for Gr. P_GR_PpQq registers are read successively when the row polynomial (0 horizontal blanking period before a row containing Gr pixels.   | Q) coeffici     | ents are     |  |  |  |
| 14024                | 15:0 |                                                                                                                                                                                                    | p_gr_p3q4 (R/W)                                                                                                                              | N               | N            |  |  |  |
| R0x36C8              |      |                                                                                                                                                                                                    | for Gr. P_GR_PpQq registers are read successively when the row polynomial (0 horizontal blanking period before a row containing Gr pixels.   | Q) coeffici     | ents are     |  |  |  |
| 14026                | 15:0 | 0x0000                                                                                                                                                                                             | p_rd_p3q0 (R/W)                                                                                                                              | N               | N            |  |  |  |
| R0x36CA              |      |                                                                                                                                                                                                    | for Rd. P_RD_PpQq registers are read successively when the row polynomial (or horizontal blanking period before a row containing Rd pixels.  | Q) coeffici     | ents are     |  |  |  |
| 14028                | 15:0 | 0x0000                                                                                                                                                                                             | p_rd_p3q1 (R/W)                                                                                                                              | N               | N            |  |  |  |
| R0x36CC              |      |                                                                                                                                                                                                    | for Rd. P_RD_PpQq registers are read successively when the row polynomial (or horizontal blanking period before a row containing Rd pixels.  | Q) coeffici     | ents are     |  |  |  |
| 14030                | 15:0 | 0x0000                                                                                                                                                                                             | p_rd_p3q2 (R/W)                                                                                                                              | N               | N            |  |  |  |
| R0x36CE              |      | ted during the                                                                                                                                                                                     | for Rd. P_RD_PpQq registers are read successively when the row polynomial (or horizontal blanking period before a row containing Rd pixels.  | Q) coeffici     | ents are     |  |  |  |
| 14032                | 15:0 |                                                                                                                                                                                                    | p_rd_p3q3 (R/W)                                                                                                                              | N               | N            |  |  |  |
| R0x36D0              |      | -                                                                                                                                                                                                  | for Rd. P_RD_PpQq registers are read successively when the row polynomial (or horizontal blanking period before a row containing Rd pixels.  | Q) coeffici     | ents are     |  |  |  |
| 14034                | 15:0 | 0x0000                                                                                                                                                                                             | p_rd_p3q4 (R/W)                                                                                                                              | N               | N            |  |  |  |
| R0x36D2              |      |                                                                                                                                                                                                    | for Rd. P_RD_PpQq registers are read successively when the row polynomial (or horizontal blanking period before a row containing Rd pixels.  | Q) coeffici     | ents are     |  |  |  |
| 14036                | 15:0 |                                                                                                                                                                                                    | p_bl_p3q0 (R/W)                                                                                                                              | N               | N            |  |  |  |
| R0x36D4              |      |                                                                                                                                                                                                    | for Bl. P_BL_PpQq registers are read successively when the row polynomial (Q horizontal blanking period before a row containing Bl pixels.   | ) coefficie     | nts are      |  |  |  |
| 14038                | 15:0 | 0x0000                                                                                                                                                                                             | p_bl_p3q1 (R/W)                                                                                                                              | N               | N            |  |  |  |
| R0x36D6              |      |                                                                                                                                                                                                    | for Bl. P_BL_PpQq registers are read successively when the row polynomial (Q horizontal blanking period before a row containing Bl pixels.   | ) coefficie     | nts are      |  |  |  |



| Register<br>Dec(Hex) | Bits | Default                                                                                                                                                                                                                                  | Name                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Frame<br>Sync'd | Bad<br>Frame |  |  |  |
|----------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------|--|--|--|
| 14040                | 15:0 | 0x0000                                                                                                                                                                                                                                   | p_bl_p3q2 (R/W)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | N               | N            |  |  |  |
| R0x36D8              |      |                                                                                                                                                                                                                                          | for Bl. P_BL_PpQq registers are read successively when the row polynomial (Qehorizontal blanking period before a row containing Bl pixels.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ) coefficie     | nts are      |  |  |  |
| 14042                | 15:0 | 0x0000                                                                                                                                                                                                                                   | p_bl_p3q3 (R/W)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | N               | N            |  |  |  |
| R0x36DA              |      | s coefficient for Q3 for Bl. P_BL_PpQq registers are read successively when the row polynomial (Q) coefficients are lculated during the horizontal blanking period before a row containing Bl pixels.                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                 |              |  |  |  |
| 14044                | 15:0 | 0x0000                                                                                                                                                                                                                                   | p_bl_p3q4 (R/W)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | N               | N            |  |  |  |
| R0x36DC              |      |                                                                                                                                                                                                                                          | for Bl. P_BL_PpQq registers are read successively when the row polynomial (Qehorizontal blanking period before a row containing Bl pixels.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ) coefficie     | nts are      |  |  |  |
| 14046                | 15:0 | 0x0000                                                                                                                                                                                                                                   | p_gb_p3q0 (R/W)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | N               | N            |  |  |  |
| R0x36DE              |      |                                                                                                                                                                                                                                          | for Gb. P_GB_PpQq registers are read successively when the row polynomial (reference) horizontal blanking period before a row containing Gb pixels.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Q) coeffici     | ents are     |  |  |  |
| 14048                | 15:0 | 0x0000                                                                                                                                                                                                                                   | p_gb_p3q1 (R/W)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | N               | N            |  |  |  |
| R0x36E0              |      |                                                                                                                                                                                                                                          | for Gb. P_GB_PpQq registers are read successively when the row polynomial (reference) horizontal blanking period before a row containing Gb pixels.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Q) coeffici     | ents are     |  |  |  |
| 14050                | 15:0 | 0x0000                                                                                                                                                                                                                                   | p_gb_p3q2 (R/W)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | N               | N            |  |  |  |
| R0x36E2              |      | B coefficient for Q2 for Gb. P_GB_PpQq registers are read successively when the row polynomial (Q) coefficients are<br>coefficient for Q2 for Gb. P_GB_PpQq registers are read successively when the row polynomial (Q) coefficients are |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                 |              |  |  |  |
| 14052                | 15:0 | 0x0000                                                                                                                                                                                                                                   | p_gb_p3q3 (R/W)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | N               | N            |  |  |  |
| R0x36E4              |      |                                                                                                                                                                                                                                          | for Gb. P_GB_PpQq registers are read successively when the row polynomial (reference) horizontal blanking period before a row containing Gb pixels.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Q) coeffici     | ents are     |  |  |  |
| 14054                | 15:0 |                                                                                                                                                                                                                                          | p_gb_p3q4 (R/W)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | N               | N            |  |  |  |
| R0x36E6              |      |                                                                                                                                                                                                                                          | for Gb. P_GB_PpQq registers are read successively when the row polynomial (reference) horizontal blanking period before a row containing Gb pixels.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Q) coeffici     | ents are     |  |  |  |
| 14080                | 15:0 | 0x0000                                                                                                                                                                                                                                   | p_gr_p4q0 (R/W)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | N               | N            |  |  |  |
| R0x3700              |      |                                                                                                                                                                                                                                          | for Gr. P_GR_PpQq registers are read successively when the row polynomial (or horizontal blanking period before a row containing Gr pixels.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Q) coeffici     | ents are     |  |  |  |
| 14082                | 15:0 | 0x0000                                                                                                                                                                                                                                   | p_gr_p4q1 (R/W)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | N               | N            |  |  |  |
| R0x3702              |      |                                                                                                                                                                                                                                          | for Gr. P_GR_PpQq registers are read successively when the row polynomial (0 horizontal blanking period before a row containing Gr pixels.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Q) coeffici     | ents are     |  |  |  |
| 14084                | 15:0 | 0x0000                                                                                                                                                                                                                                   | p_gr_p4q2 (R/W)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | N               | N            |  |  |  |
| R0x3704              |      |                                                                                                                                                                                                                                          | for Gr. P_GR_PpQq registers are read successively when the row polynomial (0 horizontal blanking period before a row containing Gr pixels.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Q) coeffici     | ents are     |  |  |  |
| 14086                | 15:0 |                                                                                                                                                                                                                                          | p_gr_p4q3 (R/W)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | N               | N            |  |  |  |
| R0x3706              |      |                                                                                                                                                                                                                                          | for Gr. P_GR_PpQq registers are read successively when the row polynomial (0 horizontal blanking period before a row containing Gr pixels.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Q) coeffici     | ents are     |  |  |  |
| 14088                | 15:0 | 0x0000                                                                                                                                                                                                                                   | p_gr_p4q4 (R/W)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | N               | N            |  |  |  |
| R0x3708              |      |                                                                                                                                                                                                                                          | for Gr. P_GR_PpQq registers are read successively when the row polynomial (0 horizontal blanking period before a row containing Gr pixels.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Q) coeffici     | ents are     |  |  |  |
| 14090                | 15:0 | 0x0000                                                                                                                                                                                                                                   | p_rd_p4q0 (R/W)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | N               | N            |  |  |  |
| R0x370A              |      |                                                                                                                                                                                                                                          | for Rd. P_RD_PpQq registers are read successively when the row polynomial (vector) horizontal blanking period before a row containing Rd pixels.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Q) coeffici     | ents are     |  |  |  |
| 14092                | 15:0 | 0x0000                                                                                                                                                                                                                                   | p_rd_p4q1 (R/W)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | N               | N            |  |  |  |
| R0x370C              |      |                                                                                                                                                                                                                                          | for Rd. P_RD_PpQq registers are read successively when the row polynomial (reformed by the result of the row polynomial) (reformed by | Q) coeffici     | ents are     |  |  |  |



| Register<br>Dec(Hex) | Bits   | Default                                                                                                                                                                                                  | Name                                                                                                                                                | Frame<br>Sync'd | Bad<br>Frame |  |  |  |
|----------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------|--|--|--|
| 14094                | 15:0   | 0x0000                                                                                                                                                                                                   | p_rd_p4q2 (R/W)                                                                                                                                     | N               | N            |  |  |  |
| R0x370E              |        |                                                                                                                                                                                                          | for Rd. P_RD_PpQq registers are read successively when the row polynomial (vector) horizontal blanking period before a row containing Rd pixels.    | Q) coeffici     | ents are     |  |  |  |
| 14096                | 15:0   | 0x0000                                                                                                                                                                                                   | p_rd_p4q3 (R/W)                                                                                                                                     | N               | N            |  |  |  |
| R0x3710              |        |                                                                                                                                                                                                          | for Rd. P_RD_PpQq registers are read successively when the row polynomial (<br>horizontal blanking period before a row containing Rd pixels.        | Q) coeffici     | ents are     |  |  |  |
| 14098                | 15:0   | 0x0000                                                                                                                                                                                                   | p_rd_p4q4 (R/W)                                                                                                                                     | N               | N            |  |  |  |
| R0x3712              |        |                                                                                                                                                                                                          | for Rd. P_RD_PpQq registers are read successively when the row polynomial (or horizontal blanking period before a row containing Rd pixels.         | Q) coeffici     | ents are     |  |  |  |
| 14100                | 15:0   | 0x0000                                                                                                                                                                                                   | p_bl_p4q0 (R/W)                                                                                                                                     | N               | N            |  |  |  |
| R0x3714              |        |                                                                                                                                                                                                          | for Bl. P_BL_PpQq registers are read successively when the row polynomial (Qehorizontal blanking period before a row containing Bl pixels.          | ) coefficie     | nts are      |  |  |  |
| 14102                | 15:0   | 0x0000                                                                                                                                                                                                   | p_bl_p4q1 (R/W)                                                                                                                                     | N               | N            |  |  |  |
| R0x3716              |        |                                                                                                                                                                                                          | for Bl. P_BL_PpQq registers are read successively when the row polynomial (Q horizontal blanking period before a row containing Bl pixels.          | ) coefficie     | nts are      |  |  |  |
| 14104                | 15:0   | 0x0000                                                                                                                                                                                                   | p_bl_p4q2 (R/W)                                                                                                                                     | N               | N            |  |  |  |
| R0x3718              |        |                                                                                                                                                                                                          | for Bl. P_BL_PpQq registers are read successively when the row polynomial (Q horizontal blanking period before a row containing Bl pixels.          | ) coefficie     | nts are      |  |  |  |
| 14106                | 15:0   | 0x0000                                                                                                                                                                                                   | p_bl_p4q3 (R/W)                                                                                                                                     | N               | N            |  |  |  |
| R0x371A              |        | P4 coefficient for Q3 for Bl. P_BL_PpQq registers are read successively when the row polynomial (Q) coefficients are calculated during the horizontal blanking period before a row containing Bl pixels. |                                                                                                                                                     |                 |              |  |  |  |
| 14108                | 15:0   | 0x0000                                                                                                                                                                                                   | p_bl_p4q4 (R/W)                                                                                                                                     | N               | N            |  |  |  |
| R0x371C              |        |                                                                                                                                                                                                          | for Bl. P_BL_PpQq registers are read successively when the row polynomial (Q horizontal blanking period before a row containing Bl pixels.          | ) coefficie     | nts are      |  |  |  |
| 14110                | 15:0   | 0x0000                                                                                                                                                                                                   | p_gb_p4q0 (R/W)                                                                                                                                     | N               | N            |  |  |  |
| R0x371E              |        |                                                                                                                                                                                                          | for Gb. P_GB_PpQq registers are read successively when the row polynomial (reference) horizontal blanking period before a row containing Gb pixels. | Q) coeffici     | ents are     |  |  |  |
| 14112                | 15:0   | 0x0000                                                                                                                                                                                                   | p_gb_p4q1 (R/W)                                                                                                                                     | N               | N            |  |  |  |
| R0x3720              |        |                                                                                                                                                                                                          | for Gb. P_GB_PpQq registers are read successively when the row polynomial (reference) horizontal blanking period before a row containing Gb pixels. | Q) coeffici     | ents are     |  |  |  |
| 14114                | 15:0   | 0x0000                                                                                                                                                                                                   | p_gb_p4q2 (R/W)                                                                                                                                     | N               | N            |  |  |  |
| R0x3722              |        |                                                                                                                                                                                                          | for Gb. P_GB_PpQq registers are read successively when the row polynomial (reference) horizontal blanking period before a row containing Gb pixels. | Q) coeffici     | ents are     |  |  |  |
| 14116                |        |                                                                                                                                                                                                          | p_gb_p4q3 (R/W)                                                                                                                                     | N               | N            |  |  |  |
| R0x3724              |        |                                                                                                                                                                                                          | for Gb. P_GB_PpQq registers are read successively when the row polynomial (<br>horizontal blanking period before a row containing Gb pixels.        | Q) coeffici     | ents are     |  |  |  |
| 14118                | 15:0   | 0x0000                                                                                                                                                                                                   | p_gb_p4q4 (R/W)                                                                                                                                     | N               | N            |  |  |  |
| R0x3726              |        |                                                                                                                                                                                                          | for Gb. P_GB_PpQq registers are read successively when the row polynomial (<br>horizontal blanking period before a row containing Gb pixels.        | Q) coeffici     | ents are     |  |  |  |
| 14208                | 15:0   | 0x0000                                                                                                                                                                                                   | poly_sc_enable (R/W)                                                                                                                                | N               | N            |  |  |  |
| R0x3780              | 15     | 0x0000                                                                                                                                                                                                   | poly_sc_en Turn on shading correction.                                                                                                              | N               | N            |  |  |  |
|                      | 14:0   | Χ                                                                                                                                                                                                        | Reserved                                                                                                                                            |                 |              |  |  |  |
|                      |        | the poly_sc_er<br>bypassed.                                                                                                                                                                              | bit is set, polynomial function is generated and the stream of pixels is correct                                                                    | ed. When        | not set,     |  |  |  |
| 14210                | 15:0   | 0x0000                                                                                                                                                                                                   | poly_origin_c (R/W)                                                                                                                                 | N               | N            |  |  |  |
| R0x3782              | Origin | of polynomial                                                                                                                                                                                            | function: applied as offset to X (col) coordinate of pixel.                                                                                         |                 |              |  |  |  |



| Register<br>Dec(Hex) | Bits                                                                             | Default | Name                | Frame<br>Sync'd | Bad<br>Frame |
|----------------------|----------------------------------------------------------------------------------|---------|---------------------|-----------------|--------------|
| 14212<br>R0x3784     | 15:0                                                                             | 0x0000  | poly_origin_r (R/W) | N               | N            |
|                      | Origin of polynomial function: applied as offset to Y (row) coordinate of pixel. |         |                     |                 |              |
| 14272<br>R0x37C0     | 15:0                                                                             | 0x0000  | p_gr_q5 (R/W)       | N               | N            |
|                      | Parameter for parabolic roll-off algorithm for greenR pixels.                    |         |                     |                 |              |
| 14274<br>R0x37C2     | 15:0                                                                             | 0x0000  | p_rd_q5 (R/W)       | N               | N            |
|                      | Parameter for parabolic roll-off algorithm for red pixels.                       |         |                     |                 |              |
| 14276<br>R0x37C4     | 15:0                                                                             | 0x0000  | p_bl_q5 (R/W)       | N               | N            |
|                      | Parameter for parabolic roll-off algorithm for blue pixels.                      |         |                     |                 |              |
| 14278<br>R0x37C6     | 15:0                                                                             | 0x0000  | p_gb_q5 (R/W)       | N               | N            |
|                      | Parameter for parabolic roll-off algorithm for greenB pixels.                    |         |                     |                 |              |
| 16120<br>R0x3EF8     | 15:0                                                                             | 0xE0E0  | dac_ld_fbias (R/W)  | N               | N            |



MT9F002: Register Reference Revision History

| Revision History |                |
|------------------|----------------|
| Rev. A           | 9/8/10         |
| • I              | nitial release |

10 Eunos Road 8 13-40, Singapore Post Center, Singapore 408600 prodmktg@aptina.com www.aptina.com
Aptina, Aptina Imaging, and the Aptina logo are the property of Aptina Imaging Corporation
All other trademarks are the property of their respective owners.
Preliminary: This data sheet contains initial characterization limits that are subject to change upon full characterization of production devices.