

# **Memory Modules - Lattice Radiant Software**

# **User Guide**



#### **Disclaimers**

Lattice makes no warranty, representation, or guarantee regarding the accuracy of information contained in this document or the suitability of its products for any particular purpose. All information herein is provided AS IS and with all faults, and all risk associated with such information is entirely with Buyer. Buyer shall not rely on any data and performance specifications or parameters provided herein. Products sold by Lattice have been subject to limited testing and it is the Buyer's responsibility to independently determine the suitability of any products and to test and verify the same. No Lattice products should be used in conjunction with mission- or safety-critical or any other application in which the failure of Lattice's product could create a situation where personal injury, death, severe property or environmental damage may occur. The information provided in this document is proprietary to Lattice Semiconductor, and Lattice reserves the right to make any changes to the information in this document or to any products at any time without notice.



## **Contents**

| Acro | ,      | in This Document                                     |    |
|------|--------|------------------------------------------------------|----|
| 1.   | Intro  | ductionduction                                       | 9  |
| 2.   | Mem    | ory Modules                                          | 10 |
| 2    | .1.    | Single Port RAM (RAM_DQ) – EBR Based                 | 10 |
| 2    | .2.    | Pseudo Dual-Port RAM (RAM_DP) – EBR Based            | 13 |
| 2    | .3.    | True Dual-Port RAM (RAM_DP True) – EBR Based         | 16 |
| 2    | .4.    | Read Only Memory (ROM) – EBR Based                   |    |
| 2    | .5.    | Pseudo Dual-Port RAM (Distributed_DPRAM) – LUT Based | 21 |
| 2    | .6.    | Single Port RAM (Distributed_SPRAM) – LUT Based      | 24 |
| 2    | .7.    | Read Only Memory (Distributed ROM) – LUT Based       | 26 |
| 2    | .8.    | First in First Out Single Clock (FIFO)               | 28 |
| 2    | .9.    | First in First Out Dual Clock (FIFO_DC)              | 31 |
| 2    | .10.   | Shift Register (Shift_Register)                      | 37 |
| 2    | .11.   | Single Port Large RAM (Large_RAM_SP)                 | 39 |
|      | 2.11.  | 1. Unaligned Access Feature                          | 41 |
| 2    | .12.   | Pseudo Dual Port Large RAM (Large_RAM_DP)            | 43 |
|      | 2.12.  | 1. Unaligned Access Feature                          | 45 |
| 2    | .13.   | True Dual-Port Large RAM (Large_RAM_DP True)         | 46 |
|      | 2.13.  | 1. Unaligned Access Feature                          | 48 |
| 2    | .14.   | Large Read-Only Memory (Large_ROM)                   | 51 |
|      | 2.14.  | 1. Unaligned Access Feature                          | 52 |
| 3.   | IP Ge  | neration                                             | 54 |
| 4.   | PMI S  | Support                                              | 56 |
| 4    | .1.    | pmi_ram_dq                                           | 56 |
| 4    | .2.    | pmi_ram_dq_be                                        | 59 |
| 4    | .3.    | pmi_ram_dp                                           | 62 |
| 4    | .4.    | pmi_ram_dp_be                                        | 65 |
| 4    | .5.    | pmi_rom                                              | 68 |
| 4    | .6.    | pmi_ram_dp_true                                      | 70 |
| 4    | .7.    | pmi_distributed_spram                                | 74 |
| 4    | .8.    | pmi_distributed_dpram                                | 76 |
| 4    | .9.    | pmi_distributed_rom                                  | 78 |
| 4    | .10.   | pmi_fifo                                             | 80 |
| 4    | .11.   | pmi_fifo_dc                                          | 83 |
| 4    | .12.   | pmi_distributed_shift_reg                            | 86 |
| 5.   | Initia | izing Memory                                         | 88 |
| 5    | .1.    | Initialization File Formats                          | 88 |
| 5    | .2.    | Binary File                                          | 88 |
| 5    | .3.    | Hex File                                             | 89 |
| 6.   | Simu   | ation of Memory Modules                              |    |
| Арр  | endix  | •                                                    |    |
|      | endix  |                                                      |    |
|      |        | Support Assistance                                   | 98 |
|      |        | istory                                               |    |



# **Figures**

| Figure 2.1. Single-Port Memory Module Generated by Module/IP Block Wizard                                  | 10 |
|------------------------------------------------------------------------------------------------------------|----|
| Figure 2.2. Single Port RAM Timing Waveform in Normal (NORMAL) Mode, Without Output Registers              | 12 |
| Figure 2.3. Single Port RAM Timing Waveform in Normal (NORMAL) Mode, With Output Registers                 |    |
| Figure 2.4. Pseudo Dual-Port Memory Module Generated by Module/IP Block Wizard                             | 13 |
| Figure 2.5. PSEUDO DUAL PORT RAM Timing Diagram, Without Output Registers                                  | 15 |
| Figure 2.6. PSEUDO DUAL PORT RAM Timing Diagram, With Output Registers                                     |    |
| Figure 2.7. PSEUDO DUAL PORT RAM Timing Diagram, Mixed-Width Without Output Registers                      | 15 |
| Figure 2.8. True Dual-Port Memory Module Generated by Module/IP Block Wizard                               | 16 |
| Figure 2.9. TRUE DUAL PORT RAM Timing Diagram, Without Output Registers                                    |    |
| Figure 2.10. TRUE DUAL PORT RAM Timing Diagram, With Output Registers                                      | 18 |
| Figure 2.11. TRUE DUAL PORT RAM Timing Diagram, Mixed Width Without Output Registers                       | 18 |
| Figure 2.12. Read Only Memory Module Generated by Module/IP Block Wizard                                   |    |
| Figure 2.13. ROM Timing Diagram, Without Output Registers                                                  | 20 |
| Figure 2.14. ROM Timing Diagram, With Output Registers                                                     | 20 |
| Figure 2.15. Distributed Pseudo Dual Port Module Generated by Module/IP Block Wizard                       | 21 |
| Figure 2.16. Distributed PSEUDO DUAL PORT RAM Timing Diagram, without Output Registers                     | 22 |
| Figure 2.17. Distributed PSEUDO DUAL PORT RAM Timing Diagram, With Output Registers                        | 23 |
| Figure 2.18. Distributed Single Port Module Generated by Module/IP Block Wizard                            | 24 |
| Figure 2.19. Distributed Single Port RAM Timing Waveform in Normal (NORMAL) Mode, Without Output Registers | 25 |
| Figure 2.20. Distributed Single Port RAM Timing Waveform in Normal (NORMAL) Mode, With Output Registers    | 25 |
| Figure 2.21. Distributed Read Only Memory Module Generated by Module/IP Block Wizard                       | 26 |
| Figure 2.22. Distributed ROM Timing Diagram, Without Output Registers                                      | 27 |
| Figure 2.23. Distributed ROM Timing Diagram, With Output Registers                                         | 27 |
| Figure 2.24. Distributed Pseudo Dual Port Module Generated by Module/IP Block Wizard                       | 28 |
| Figure 2.25. FIFO Single Clock Without Registers                                                           |    |
| Figure 2.26. FIFO Single Clock With Registers                                                              | 30 |
| Figure 2.27. FIFO Dual Clock Module Generated by Module/IP Block Wizard                                    | 31 |
| Figure 2.28. FIFO Dual Clock Module Without registers                                                      | 35 |
| Figure 2.29. FIFO Dual Clock Module With Registers                                                         | 35 |
| Figure 2.30. FIFO Dual Clock Module, Mixed-Width Without registers                                         | 35 |
| Figure 2.31. Hard Controller FIFO Dual Clock Module Without registers                                      | 35 |
| Figure 2.32. Hard Controller FIFO Dual Clock Module Without registers operating in asynchronous clocks     |    |
| Figure 2.33. Shift Register Module Generated by Module/IP Block Wizard                                     |    |
| Figure 2.34. Shift Register Without Output Register                                                        |    |
| Figure 2.35. Shift Register With Output Register                                                           | 38 |
| Figure 2.36. Shift Register Variable Configuration and Without Output Register                             | 38 |
| Figure 2.37. Shift Register Without Output Register (LUT Memory, Crosslink-NX and Certus-NX)               | 38 |
| Figure 2.38. Shift Register Without Output Register (LUT Memory, iCE40 UltraPlus)                          | 38 |
| Figure 2.39. Single-Port Large RAM Module Generated by Module/IP Block Wizard                              | 39 |
| Figure 2.40. Single Port LRAM Timing Waveform in NORMAL Mode, Without Output Registers                     | 41 |
| Figure 2.41. Single Port RAM Timing Waveform in NORMAL Mode, With Output Registers                         |    |
| Figure 2.42. Single Port LRAM Timing Waveform in Write-Through Mode, Without Output Registers              | 42 |
| Figure 2.43. Single Port RAM Timing Waveform in Read-Before-Write Mode, Without Output Registers           |    |
| Figure 2.44. Pseudo Dual-Port Large RAM Module Generated by Module/IP Block Wizard                         | 43 |
| Figure 2.45. PSEUDO DUAL PORT Large RAM Timing Diagram, Without Output Registers                           |    |
| Figure 2.46. PSEUDO DUAL PORT Large RAM Timing Diagram, With Output Registers                              |    |
| Figure 2.47. True Dual-Port Large RAM Module Generated by Module/IP Block Wizard                           |    |
| Figure 2.48. Single Port LRAM Timing Waveform in NORMAL Mode, Without Output Registers                     |    |
| Figure 2.49. Single Port RAM Timing Waveform in NORMAL Mode, With Output Registers                         |    |
| Figure 2.50. Single Port LRAM Timing Waveform in Write-Through Mode, Without Output Registers              |    |
| Figure 2.51. Large Read Only Memory Module Generated by Module/IP Block Wizard                             |    |
| Figure 2.52. Large ROM Timing Diagram, Without Output Registers                                            | 53 |

5



| Figure 2.53. Large ROM Timing Diagram, With Output Registers                               | 53 |
|--------------------------------------------------------------------------------------------|----|
| Figure 3.1. MemoryModules Under Module/IP on Local in the Lattice Radiant Software         | 54 |
| Figure 3.2. Example: Generating Pseudo Dual Port RAM (RAM_DP) Using Module/IP Block Wizard | 55 |
| Figure 3.3. Example: Generating Pseudo Dual Port RAM (RAM_DP) Module Customization         | 55 |
| Figure 6.1. Project with Instance of Pseudo Dual Port Memory                               | 90 |
| Figure 6.2. File Selection Window                                                          |    |
| Figure 6.3. Top Level Testbench Instance in Project                                        | 91 |
| Figure 6.4. Simulation Wizard                                                              | 92 |
| Figure 6.5. Final Simulation Files                                                         | 92 |
| Figure 6.6. File Parsing and Top Module Selection                                          | 93 |
| Figure 6.7. Active-HDL Initial Simulation                                                  | 93 |
| Figure 6.8. Active-HDL Final Simulation                                                    |    |
|                                                                                            |    |



# **Tables**

| Table 1.1. Memory Module Support                                          | 9  |
|---------------------------------------------------------------------------|----|
| Table 2.1. EBR-Based Single-Port Memory Port Definitions                  | 10 |
| Table 2.2. EBR-Based Single-Port Memory Attribute Definitions             | 11 |
| Table 2.3. EBR-Based Pseudo Dual-Port Memory Port Definitions             | 13 |
| Table 2.4. EBR-Based Pseudo Dual-Port Memory Attribute Definitions        | 14 |
| Table 2.5. EBR-Based True Dual-Port Memory Port Definitions               |    |
| Table 2.6. EBR-Based True Dual-Port Memory Attribute Definitions          | 17 |
| Table 2.7. EBR-Based Read Only Memory Port Definitions                    |    |
| Table 2.8. EBR-Based Read Only Memory Attribute Definitions               | 20 |
| Table 2.9. LUT-Based Pseudo Dual-Port Memory Port Definitions             | 21 |
| Table 2.10. LUT-Based Pseudo Dual-Port Memory Attribute Definitions       | 22 |
| Table 2.11. LUT-Based Single-Port Memory Port Definitions                 | 24 |
| Table 2.12. LUT-Based Single-Port Memory Attribute Definitions            | 25 |
| Table 2.13. LUT-Based Read Only Memory Port Definitions                   | 26 |
| Table 2.14. LUT-Based Read Only Memory Attribute Definitions              | 27 |
| Table 2.15. First in First Out Single Clock Port Definitions              | 28 |
| Table 2.16. First in First Out Single Clock Attribute Definitions         | 29 |
| Table 2.17. First in First Out Dual Clock Port Definitions                | 31 |
| Table 2.18. First in First Out Dual Clock Attribute Definitions           | 32 |
| Table 2.19. Shift Register Port Definitions                               | 37 |
| Table 2.20. Shift Register Attribute Definitions                          | 37 |
| Table 2.21. Large-RAM based Single-Port Memory Port Definitions           | 39 |
| Table 2.22. Large RAM-Based Single-Port Memory Attribute Definitions      | 40 |
| Table 2.23. Unaligned Read shift function (Single Port LRAM)              | 41 |
| Table 2.24. Large RAM-Based Pseudo Dual-Port Memory Port Definitions      | 43 |
| Table 2.25. Large RAM-Based Pseudo Dual-Port Memory Attribute Definitions | 44 |
| Table 2.26. Unaligned Read shift function (Pseudo Dual Port LRAM)         | 45 |
| Table 2.27. Large RAM-Based True Dual-Port Memory Port Definitions        | 46 |
| Table 2.28. Large RAM-Based True Dual-Port Memory Attribute Definitions   | 47 |
| Table 2.29. Unaligned Read shift function (True Dual Port LRAM)           | 48 |
| Table 2.30. Large Read Only Memory Port Definitions                       | 51 |
| Table 2.31. Large Read Only Memory Attribute Definitions                  |    |
| Table 2.32. Unaligned Read Shift Function (LROM)                          | 52 |
| Table 4.1. Single Port PMI Port Definitions                               | 56 |
| Table 4.2. Single Port PMI Attribute Definitions                          |    |
| Table 4.3. Single Port with Byte-Enable PMI Port Definitions              |    |
| Table 4.4. Single Port with Byte-Enable PMI Attribute Definitions         |    |
| Table 4.5. Pseudo Dual Port PMI Port Definitions                          |    |
| Table 4.6. Pseudo Dual Port PMI Attribute Definitions                     |    |
| Table 4.7. Pseudo Dual Port with Byte Enable PMI Port Definitions         |    |
| Table 4.8. Pseudo Dual Port with Byte Enable PMI Attribute Definitions    |    |
| Table 4.9. Read Only Memory PMI Port Definitions                          |    |
| Table 4.10. Read Only Memory PMI Attribute Definitions                    |    |
| Table 4.11. True Dual Port PMI Port Definitions                           |    |
| Table 4.12. True Dual Port PMI Attribute Definitions                      |    |
| Table 4.13. Single Port – Distributed Memory PMI Port Definitions         |    |
| Table 4.14. Single Port – Distributed Memory PMI Attribute Definitions    |    |
| Table 4.15. Distributed Pseudo Dual Port PMI Port Definitions             |    |
| Table 4.16. Distributed Pseudo Dual Port PMI Attribute Definitions        |    |
| Table 4.17. Read Only Memory PMI Port Definitions                         |    |
| Table 4.18. Read Only PMI Memory Attribute Definitions                    |    |
| Table 4.19. FIFO Single Clock PMI Port Definitions                        | 80 |



| Table 4.20. FIFO Single Clock PMI Attribute Definitions    |    |
|------------------------------------------------------------|----|
| Table 4.21. FIFO Dual Clock PMI Port Definitions           | 83 |
| Table 4.22. FIFO Dual Clock Port PMI Attribute Definitions | 83 |
| Table 4.23. Shift Register PMI Port Definitions            | 86 |
| Table 4.24. Shift Register PMI Attribute Definitions       | 86 |
| Table 6.1. File List                                       | 90 |
| Table A.1. Device and Tool Tested                          | 95 |
| Table A.2. EBR-Based Single-Port Memory Utilization        | 95 |
| Table A.3. EBR-Based Pseudo Dual-Port Memory Utilization   | 95 |
| Table A.4. EBR-Based True Dual-Port Memory Utilization     |    |
| Table A.5. EBR-Based Read-Only Memory Utilization          | 95 |
| Table A.6. Distributed Single-Port Memory Utilization      | 95 |
| Table A.7. Distributed Pseudo Dual-Port Memory Utilization | 96 |
| Table A.8. Distributed Read Only Memory Utilization        |    |
| Table A.9. Single Clock First In First Out Utilization     |    |
| Table A.10. Dual Clock First In First Out Utilization      | 96 |
| Table A.11. Shift Register Utilization                     | 96 |
|                                                            |    |



# **Acronyms in This Document**

A list of acronyms used in this document.

| Acronym                                | Definition                          |  |
|----------------------------------------|-------------------------------------|--|
| EBR                                    | Embedded Block Random Access Memory |  |
| FIFO                                   | First In First Out                  |  |
| FPGA Field-Programmable Gate Array     |                                     |  |
| IP Intellectual Property               |                                     |  |
| LUT Lookup-Table                       |                                     |  |
| PMI Parameterized Module Instantiation |                                     |  |
| RTL                                    | Register Transfer Level             |  |



# 1. Introduction

This technical note discusses memory usage for the FPGA devices supported by Lattice Radiant® Software. It is intended to be used by design engineers as a guide to integrating memory blocks for all device families in Lattice Radiant Software.

In addition, behavioral inference for custom memory supported and the Synthesis tool is expected to infer the required components based on synthesis directive.

Designers can utilize the memory primitives using two different methods described below.

- Using Module/IP Block Wizard The Module/IP Block Wizard user interface allows you to specify the required memory type and size. Module/IP Block Wizard takes this specification and instantiates a synthesizable RTL (register transfer level) code and sets the appropriate parameters based on the user interface setting.
- Using PMI (Parameterized Module Instantiation) PMI allows experienced users to skip the graphical user interface and utilize the configurable memory primitives on-the-fly from the Lattice Radiant Software project navigator. You set the parameters and the control signals needed in Verilog.

**Table 1.1. Memory Module Support** 

| Module Name                                             | iCE40 UltraPlus™ | Crosslink™-NX and<br>Certus™-NX | PMI Support |
|---------------------------------------------------------|------------------|---------------------------------|-------------|
| Single Port Memory (RAM_DQ)                             | ✓                | ✓                               | ✓           |
| Pseudo Dual Port Memory (RAM_DP)                        | ✓                | ✓                               | ✓           |
| True Dual Port Memory (RAM_DP True)                     | ✓                | ✓                               | ✓           |
| Read Only Memory (ROM)                                  | ✓                | ✓                               | ✓           |
| Pseudo Dual-Port Distributed Memory (Distributed DPRAM) | _                | ✓                               | <b>√</b> *  |
| Single-Port Distributed Memory (Distributed SPRAM)      | _                | ✓                               | <b>√</b> *  |
| Read Only Distributed Memory (Distributed ROM)          | _                | ✓                               | <b>√</b> *  |
| First In First Out Single Clock (FIFO)                  | ✓                | ✓                               | ✓           |
| First In First Out Dual Clock (FIFO_DC)                 | ✓                | ✓                               | ✓           |
| Shift Register (Shift_Reg)                              | ✓                | ✓                               | <b>√</b> *  |
| Single Port Large RAM (Large RAM_DQ)                    | _                | ✓                               | _           |
| Pseudo Dual Port Large RAM (Large RAM_DP)               | _                | ✓                               | _           |
| True Dual Port Large RAM (Large RAM_DP True)            | _                | ✓                               | _           |
| Large Read Only Memory (Large ROM)                      | _                | ✓                               | _           |

<sup>\*</sup>Note: Available only on Crosslink-NX/Certus-NX devices.



FPGA-IPLIG-02033-2 3

# 2. Memory Modules

The following sections discuss the different memory modules available from the IP Catalog, the size of memory that each module can support, and other special options for the module. Module/IP Block Wizard automatically allows you to create memories larger than the width and depth supported for each memory primitive.

- Output Register
  - The output data of the memory is optionally registered at the output. You can choose this option by selecting the Enable Output Register check box in Module/IP Block Wizard while customizing the module.
- Reset
  - The EBRs also support the Reset signal. The Reset (or RST) signal only resets input and output registers of the RAM. It does not reset the contents of the memory.
- Timing

10

To correctly write into a memory cell in the EBR block, the correct address should be registered by the logic. Hence, it is important to note that while running the trace on the EBR blocks, there should be no setup and hold time violations on the address registers (address). Failing to meet these requirements can result in incorrect addressing and, consequently, corruption of memory contents. During a read cycle, a similar issue can occur that involves the correct contents not being read if the address is not correctly registered in the memory.

### 2.1. Single Port RAM (RAM DQ) - EBR Based

Lattice FPGAs support all the features of Single Port Memory Module or RAM\_DQ. Module/IP Block Wizard allows you to generate the Verilog-HDL for the memory size as per design requirement.

Module/IP Block Wizard generates the memory module, as shown in Figure 2.1.



Figure 2.1. Single-Port Memory Module Generated by Module/IP Block Wizard

The various ports and their definitions for Single-Port Memory are listed in Table 2.1. The table lists the corresponding ports for the module generated by Module/IP Block Wizard.

**Table 2.1. EBR-Based Single-Port Memory Port Definitions** 

| Port Name Direction Width Description |        |                 |                                   |
|---------------------------------------|--------|-----------------|-----------------------------------|
|                                       |        | 4               | ·                                 |
| clk_i                                 | Input  | 1               | Clock                             |
| rst_i                                 | Input  | 1               | Reset                             |
| clk_en_i                              | Input  | 1               | Clock Enable                      |
| rd_out_clk_en_i                       | Input  | 1               | Read Output Register Clock Enable |
| wr_en_i                               | Input  | 1               | Write Enable                      |
| wr_data_i                             | Input  | Data Width      | Data Input                        |
| addr_i                                | Input  | Address Width   | Address Bus                       |
| ben_i                                 | Input  | Byte Size Width | Byte Enable port                  |
| rd_data_o                             | Output | Data Width      | Data Output                       |

All other brand or product names are trademarks or registered trademarks of their respective noiders. The specifications and information nerein are subject to change without notice.



The various attributes available for the Single-Port Memory (RAM\_DQ) are listed in Table 2.2. Some of these attributes are user selectable through the Module/IP Block Wizard interface.

**Table 2.2. EBR-Based Single-Port Memory Attribute Definitions** 

| Attributes                | Description                                                                                                                                                                        | Values                            | Default Value |
|---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|---------------|
| Configuration Attributes  |                                                                                                                                                                                    |                                   |               |
| Address Depth             | Address depth of the Read and Write port                                                                                                                                           | 2 – 65536                         | 512           |
| Data Width                | Data word width of the Read and<br>Write port                                                                                                                                      | 1 – 512                           | 36            |
| Enable Output Register    | Data Out port (Q) can be registered or not using this selection                                                                                                                    | True, False                       | True          |
| Enable Output ClockEn     | Clock Enable for the output clock<br>(this option requires enabling<br>output register)                                                                                            | True, False                       | False         |
| Reset Assertion           | Selection for Reset to be<br>Synchronous or Asynchronous to<br>the Clock                                                                                                           | async, sync                       | sync          |
| Enable Byte Enable*       | Enables the Byte Enable function for the write port                                                                                                                                | True, False                       | False         |
| Initialization Attributes |                                                                                                                                                                                    |                                   |               |
| Memory Initialization     | Allows you to initialize memories to all 1s, 0s, or provide custom initialization through a memory file.                                                                           | none, all 0s, all 1s, memory file | none          |
| Memory File               | When Memory File is selected, you can browse to the memory file for custom initialization of RAM.                                                                                  | _                                 | none          |
| Memory File Format        | This option allows you to select if the memory file is formatted as Binary or Hex. (See the Initialization File Formats section for details on the different memory file formats.) | binary, hex                       | hex           |

<sup>\*</sup>Note: Byte-Enable can only be used for write ports >= 16 bits.



The Single Port RAM timing waveforms are shown in Figure 2.2 and Figure 2.3.



Figure 2.2. Single Port RAM Timing Waveform in Normal (NORMAL) Mode, Without Output Registers



Figure 2.3. Single Port RAM Timing Waveform in Normal (NORMAL) Mode, With Output Registers



## 2.2. Pseudo Dual-Port RAM (RAM\_DP) – EBR Based

Lattice FPGAs support all the features of Pseudo-Dual Port Memory Module or RAM\_DP. Module/IP Block Wizard allows you to generate the Verilog-HDL for the memory size as per design requirement.

Module/IP Block Wizard generates the memory module shown in Figure 2.4.



Figure 2.4. Pseudo Dual-Port Memory Module Generated by Module/IP Block Wizard

The various ports and their definitions for Pseudo Dual-Port memory are listed in Table 2.3. The table lists the corresponding ports for the module generated by Module/IP Block Wizard.

**Table 2.3. EBR-Based Pseudo Dual-Port Memory Port Definitions** 

| Port Name       | Direction | Width                    | Description                       |
|-----------------|-----------|--------------------------|-----------------------------------|
| wr_clk_i        | Input     | 1                        | Write Clock                       |
| rd_clk_i        | Input     | 1                        | Read Clock                        |
| rst_i           | Input     | 1                        | Reset                             |
| wr_clk_en_i     | Input     | 1                        | Write Clock Enable                |
| rd_clk_en_i     | Input     | 1                        | Read Clock Enable                 |
| rd_out_clk_en_i | Input     | 1                        | Read Output Register Clock Enable |
| wr_en_i         | Input     | 1                        | Write Enable                      |
| wr_data_i       | Input     | Write Port Data Width    | Write Data                        |
| wr_addr_i       | Input     | Write Port Address Width | Write Address                     |
| rd_en_i         | Input     | 1                        | Read Enable                       |
| rd_addr_i       | Input     | Read Address Width       | Read Address                      |
| ben_i           | Input     | Byte Size Width          | Byte Enable port                  |
| rd_data_o       | Output    | Read Port Data Width     | Read Data                         |
| one_err_det_o   | Output    | 1                        | ECC 1-bit error detect            |
| two_err_det_o   | Output    | 1                        | ECC 2-bit error detect            |



The various attributes available for the Pseudo Dual-Port Memory (RAM\_DP) are listed in Table 2.4. Some of these attributes are user-selectable through the Module/IP on Local.

Table 2.4. EBR-Based Pseudo Dual-Port Memory Attribute Definitions

| Attribute                             | Description                                                                                                                                                            | Values                               | Default Value |
|---------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|---------------|
| General Attributes                    |                                                                                                                                                                        |                                      |               |
| Write Port Address Depth              | Write Port Address depth                                                                                                                                               | 2 - 65536                            | 512           |
| Write Port Data Width <sup>1,2</sup>  | Write Port Data word width                                                                                                                                             | 1 - 256                              | 36            |
| Read Port Address Depth               | Read Port Address depth                                                                                                                                                | 2 - 65536                            | 512           |
| Read Port Data Width <sup>1,2</sup>   | Read Port Data word width                                                                                                                                              | 1 - 256                              | 36            |
| Enable Output Register                | Data Out port (Q) can be registered or not using this selection.                                                                                                       | True, False                          | True          |
| Enable Output ClockEn                 | Clock Enable for the output clock (this option requires enabling output register)                                                                                      | True, False                          | False         |
| Reset Assertion                       | Selection for the Reset to be<br>Synchronous or Asynchronous to the<br>Clock                                                                                           | async, sync                          | sync          |
| Enable Byte Enable <sup>3, 4, 5</sup> | Enables the Byte Enable function for the write port                                                                                                                    | True, False                          | False         |
| Enable ECC 5, 6                       | Enable the ECC function for the EBR                                                                                                                                    | True, False                          | False         |
| Initialization Attributes             |                                                                                                                                                                        |                                      |               |
| Memory Initialization <sup>7</sup>    | Allows you to initialize their memories to all 1s, 0s, or providing custom initialization through a memory file.                                                       | none, all 0s, all 1s,<br>Memory file | none          |
| Memory File                           | When Memory file is selected, you can browse to the memory file for custom initialization of RAM.                                                                      | _                                    | none          |
| Memory File Format                    | This option allows you to select if the memory file is formatted as Binary or Hex. (See the Initialization File Formats section for details on the different formats.) | binary, hex                          | hex           |

#### Notes:

- 1. For mixed width configurations, the total bit size must be equal (that is, WDEPTH\*WDATA = RDEPTH\*RDATA)
- 2. For mixed width configuration, the ratio between max DATA and min DATA must be power of 2. (that is. if WDATA > RDATA, then 2<sup>n</sup> = (WDATA/RDATA), where n must be a positive integer and 2<sup>n</sup> <= 32 [CrossLink-NX and Certus-NX device], 2<sup>n</sup> <= 8 [iCE40 UltraPlus device]).
- 3. Byte-Enable with mixed-width: the ratio between max DATA and min DATA must be 2 or 4 [CrossLink-NX and Certus-NX device], 2 [iCE40 UltraPlus device]).
- 4. Byte-Enable can only be used for write ports >= 16 bits.
- 5. ECC and Byte-Enable cannot be used together
- 6. ECC is available only if WDATA\_WIDTH = RDATA\_WIDTH
- 7. Initialization files should be provided with respect to WADDR\_DEPTH x WDATA\_WIDTH.



You have the option to enable the output registers for Pseudo-Dual Port RAM (RAM\_DP). The internal timing waveforms for Pseudo-Dual Port RAM (RAM\_DP) with these options are shown in Figure 2.5 and Figure 2.6. A mixed width timing with no output registers are also provided in Figure 2.7.



Figure 2.5. PSEUDO DUAL PORT RAM Timing Diagram, Without Output Registers



Figure 2.6. PSEUDO DUAL PORT RAM Timing Diagram, With Output Registers



Figure 2.7. PSEUDO DUAL PORT RAM Timing Diagram, Mixed-Width Without Output Registers



### 2.3. True Dual-Port RAM (RAM\_DP True) – EBR Based

Lattice CrossLink-NX and Certus-NX FPGAs support all the features of True-Dual Port Memory Module or RAM\_DP True. Module/IP Block Wizard allows you to generate the Verilog-HDL for the memory size as per design requirement. Module/IP Block Wizard generates the memory module shown in Figure 2.8.



Figure 2.8. True Dual-Port Memory Module Generated by Module/IP Block Wizard

The various ports and their definitions for True Dual-Port memory are listed in Table 2.5. The table lists the corresponding ports for the module generated by Module/IP Block Wizard.

Table 2.5. EBR-Based True Dual-Port Memory Port Definitions

16

| Port Name   | Direction | Width                    | Description             |
|-------------|-----------|--------------------------|-------------------------|
| addr_a_i    | Input     | Port A Address Width     | Port A address          |
| addr_b_i    | Input     | Port B Address Width     | Port B address          |
| wr_data_a_i | Input     | Port A Data Width        | Port A write data       |
| wr_data_b_i | Input     | Port B Data Width        | Port B write data       |
| clk_a_i     | Input     | 1                        | Port A Clock            |
| clk_b_i     | Input     | 1                        | Port B Clock            |
| clk_en_a_i  | Input     | 1                        | Port A Clock Enable     |
| clk_en_b_i  | Input     | 1                        | Port B Clock Enable     |
| wr_en_a_i   | Input     | 1                        | Port A Write Enable     |
| wr_en_b_i   | Input     | 1                        | Port B Write Enable     |
| rst_a_i     | Input     | 1                        | Port A Reset            |
| rst_b_i     | Input     | 1                        | Port B Reset            |
| ben_a_i     | Input     | Port A Byte Enable Width | Port A Byte Enable port |
| ben_b_i     | Input     | Port B Byte Enable Width | Port B Byte Enable port |
| rd_data_a_o | Output    | Port A Data Width        | Port A Output Data      |
| rd_data_b_o | Output    | Port B Data Width        | Port B Output Data      |



The various attributes available for the True Dual-Port Memory (RAM\_DP True) are listed in Table 2.6. Some of these attributes are user-selectable through the Module/IP on Local.

Table 2.6. EBR-Based True Dual-Port Memory Attribute Definitions

| Attribute                                                                                                                                                                                  | tribute Description Va                                                                            |                                      | Default Value |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|--------------------------------------|---------------|
| General Attributes                                                                                                                                                                         |                                                                                                   |                                      |               |
| Port A Address Depth                                                                                                                                                                       | Port A Address Depth                                                                              | 2 – 65536                            | 512           |
| Port A Data Width                                                                                                                                                                          | Port A Data Width                                                                                 | 1-512                                | 18            |
| Port B Address Depth                                                                                                                                                                       | Port B Address depth. <sup>1, 2</sup>                                                             | 2 – 65536                            | 512           |
| Port B Data Width                                                                                                                                                                          | Port B Data word width. <sup>1, 2</sup>                                                           | 1-512                                | 18            |
| Enable Output Register (Port A)                                                                                                                                                            | Data Out port A (Q) can be registered or not using this selection.                                | True, False                          | True          |
| Enable Output Register (Port B)                                                                                                                                                            | Data Out port B (Q) can be registered or not using this selection.                                | True, False                          | True          |
| Reset Assertion<br>(Port A)                                                                                                                                                                | Selection for the Port A Reset to be<br>Synchronous or Asynchronous to the<br>Clock               | async, sync                          | sync          |
| Reset Assertion<br>(Port B)                                                                                                                                                                | Selection for the Port B Reset to be<br>Synchronous or Asynchronous to the<br>Clock               | async, sync                          | sync          |
| Reset Deassertion<br>(Port A)                                                                                                                                                              | Selection for the Port A Reset<br>Release to be Synchronous or<br>Asynchronous to the Clock       | async, sync                          | sync          |
| Reset Deassertion<br>(Port B)                                                                                                                                                              | Selection for the Port A Reset<br>Release to be Synchronous or<br>Asynchronous to the Clock       | async, sync                          | sync          |
| Enable Byte Enable (Port A) 3, 4                                                                                                                                                           | Enables Byte Enable function for port A's write port.                                             | True, False                          | False         |
| Enable Byte Enable (Port B) 3, 4                                                                                                                                                           | Enables Byte Enable function for port B's write port.                                             | True, False                          | False         |
| Initialization Attributes                                                                                                                                                                  |                                                                                                   |                                      |               |
| Memory Initialization  Allows you to initialize their memories to all 1s, 0s, or providing custom initialization through a memory file.                                                    |                                                                                                   | none, all 0s, all 1s,<br>Memory file | none          |
| Memory File                                                                                                                                                                                | When Memory file is selected, you can browse to the memory file for custom initialization of RAM. | _                                    | none          |
| Memory File Format  This option allows you to select if the memory file is formatted as Binary or Hex. (See the Initialization File Formats section for details on the different formats.) |                                                                                                   | binary, hex                          | hex           |

#### Notes:

- 1. For mixed width configurations total bit size must be equal (that is, ADEPTH\*ADATA = BDEPTH\*BDATA)
- 2. For mixed width configuration the ratio between max DATA and min DATA must be power of 2. (that is, if ADATA > BDATA, then  $2^n = (ADATA/BDATA)$ , where n must be a positive integer and  $2^n <= 16$ .
- 3. Byte-enable for mixed width configuration is applicable only when max DATA = 2\*min DATA (that is, if ADATA > BDATA, then FACTOR = 2 = (ADATA / BDATA).
- 4. Initialization files should be provided with respect to ADDR\_DEPTH\_A x DATA\_WIDTH\_A.

You have the option to enable the output registers for True Dual Port RAM (RAM\_DP\_TRUE). The internal timing waveforms for True Dual Port RAM (RAM\_DP\_TRUE) with these options are shown in Figure 2.9 and Figure 2.10. A mixed width timing with no output registers are also provided in Figure 2.11.

© 2018-2020 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.





Figure 2.9. TRUE DUAL PORT RAM Timing Diagram, Without Output Registers



Figure 2.10. TRUE DUAL PORT RAM Timing Diagram, With Output Registers



Figure 2.11. TRUE DUAL PORT RAM Timing Diagram, Mixed Width Without Output Registers

© 2018-2020 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.
All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



# 2.4. Read Only Memory (ROM) - EBR Based

Lattice FPGAs support all the features of Read Only Memory Module or ROM. Module/IP Block Wizard allows you to generate the Verilog-HDL for the memory size as per design requirement.

Module/IP Block Wizard generates the memory module shown in Figure 2.12.



Figure 2.12. Read Only Memory Module Generated by Module/IP Block Wizard

The various ports and their definitions for Read Only Memory are listed in Table 2.7. The table lists the corresponding ports for the module generated by Module/IP Block Wizard.

Table 2.7. EBR-Based Read Only Memory Port Definitions

| Port Name       | Direction | Width              | Description           |
|-----------------|-----------|--------------------|-----------------------|
| rd_clk_i        | Input     | 1                  | Read Clock input      |
| rst_i           | Input     | 1                  | Output Reset          |
| rd_clk_en_i     | Input     | 1                  | Read Clock Enable     |
| rd_out_clk_en_i | Input     | 1                  | Read Out Clock Enable |
| rd_en_i         | Input     | 1                  | Read Enable           |
| rd_addr_i       | Input     | Read Address Width | Read Address          |
| rd_data_o       | Output    | Read Data Width    | Read Data             |

The various attributes available for the Read Only Memory (ROM) are listed in Table 2.8. Some of these attributes are user-selectable through the Module/IP on Local.



Table 2.8. EBR-Based Read Only Memory Attribute Definitions

| Attribute                                                                                                      | Description                                                                                                                                                            | Values      | Default Value |
|----------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|---------------|
| General Attributes                                                                                             |                                                                                                                                                                        |             |               |
| Read Port Address Depth                                                                                        | Read Port Address Depth                                                                                                                                                | 2 - 65536   | 512           |
| Read Port Data Width                                                                                           | Read Port Data Width                                                                                                                                                   | 1 - 512     | 36            |
| Enable Output Register                                                                                         | Data Out (Q) can be registered or not using this selection.                                                                                                            | True, False | True          |
| Enable Output ClockEn                                                                                          | Clock Enable for the output clock of (this option requires enabling output register)                                                                                   | True, False | False         |
| Reset Assertion                                                                                                | Selection for the Reset to be<br>Synchronous or Asynchronous to the<br>Clock                                                                                           | async, sync | sync          |
| Initialization Attributes                                                                                      |                                                                                                                                                                        |             |               |
| Memory Initialization                                                                                          | Allows you to initialize the memory by providing a custom initialization through a memory file.                                                                        | Memory file | Memory file   |
| Memory File  When Memory file is selected, you can browse to the memory file for custom initialization of RAM. |                                                                                                                                                                        | _           | none          |
| Memory File Format                                                                                             | This option allows you to select if the memory file is formatted as Binary or Hex. (See the Initialization File Formats section for details on the different formats.) | binary, hex | hex           |

The Read Only Memory timing waveforms are shown in Figure 2.13 and Figure 2.14.



Figure 2.13. ROM Timing Diagram, Without Output Registers



Figure 2.14. ROM Timing Diagram, With Output Registers



## 2.5. Pseudo Dual-Port RAM (Distributed\_DPRAM) - LUT Based

Lattice CrossLink-NX and Certus-NX FPGAs support all the features of Pseudo-Dual Port Memory Module or Distributed\_DPRAM. Module/IP Block Wizard allows you to generate the Verilog-HDL for the memory size as per design requirement.

Module/IP Block Wizard generates the memory module shown in Figure 2.15.



Figure 2.15. Distributed Pseudo Dual Port Module Generated by Module/IP Block Wizard

The various ports and their definitions for Distributed Pseudo Dual-Port memory are listed in Table 2.9. The table lists the corresponding ports for the module generated by Module/IP Block Wizard.

Table 2.9. LUT-Based Pseudo Dual-Port Memory Port Definitions

| Port Name   | Direction | Width                    | Description        |
|-------------|-----------|--------------------------|--------------------|
| wr_clk_i    | Input     | 1                        | Write Clock        |
| rd_clk_i    | Input     | 1                        | Read Clock         |
| rst_i       | Input     | 1                        | Reset              |
| wr_clk_en_i | Input     | 1                        | Write Clock Enable |
| rd_clk_en_i | Input     | 1                        | Read Clock Enable  |
| wr_en_i     | Input     | 1                        | Write Enable       |
| wr_data_i   | Input     | Write Port Data Width    | Write Data         |
| wr_addr_i   | Input     | Write Port Address Width | Write Address      |
| rd_en_i     | Input     | 1                        | Read Enable        |
| rd_addr_i   | Input     | Read Address Width       | Read Address       |
| rd_data_o   | Output    | Read Port Data Width     | Read Data          |



The various attributes available for the Distributed Pseudo Dual-Port Memory (Distributed\_DPRAM) are listed in Table 2.10. Some of these attributes are user-selectable through the Module/IP on Local.

Table 2.10. LUT-Based Pseudo Dual-Port Memory Attribute Definitions

| Attribute                                                                                                      | <b>Description</b> Values                                                                                                                                              |                                      | Default Value |
|----------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|---------------|
| General Attributes                                                                                             |                                                                                                                                                                        |                                      |               |
| Write Port Address Depth                                                                                       | Write Port Address depth 2 - 32768                                                                                                                                     |                                      | 512           |
| Write Port Data Width                                                                                          | Write Port Data word width                                                                                                                                             | 1 - 512                              | 36            |
| Read Port Address Depth                                                                                        | Read Port Address depth <sup>1</sup>                                                                                                                                   | 2 - 32768                            | 512           |
| Read Port Data Width                                                                                           | Read Port Data word width <sup>2</sup>                                                                                                                                 | 1 - 512                              | 36            |
| Enable Output Register                                                                                         | Data Out port (Q) can be registered or not using this selection.                                                                                                       | True, False                          | True          |
| Reset Assertion                                                                                                | Selection for the Reset to be<br>Synchronous or Asynchronous to the<br>Clock                                                                                           | async, sync                          | sync          |
| Initialization Attributes                                                                                      |                                                                                                                                                                        |                                      |               |
| Memory Initialization                                                                                          | Allows you to initialize their memories to all 1s, 0s, or providing custom initialization through a memory file.                                                       | none, all 0s, all 1s,<br>Memory file | none          |
| Memory File  When Memory file is selected, you can browse to the memory file for custom initialization of RAM. |                                                                                                                                                                        | _                                    | none          |
| Memory File Format                                                                                             | This option allows you to select if the memory file is formatted as Binary or Hex. (See the Initialization File Formats section for details on the different formats.) | binary, hex                          | hex           |

#### Notes:

- 1. Read Port Address Depth != Write Port Address Depth is not supported with distributed memory.
- 2. Read Port Data Width!= Write Port Data Width is not supported with distributed memory.

You have the option to enable the output registers for Pseudo-Dual Port RAM (RAM\_DP). The internal timing waveforms for Pseudo-Dual Port RAM (RAM\_DP) with these options are shown in Figure 2.16 and Figure 2.17.



Figure 2.16. Distributed PSEUDO DUAL PORT RAM Timing Diagram, without Output Registers

© 2018-2020 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.
All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.





Figure 2.17. Distributed PSEUDO DUAL PORT RAM Timing Diagram, With Output Registers



## 2.6. Single Port RAM (Distributed\_SPRAM) – LUT Based

Lattice CrossLink-NX and Certus-NX FPGAs support all the features of Single Port Memory Module or Distributed\_SPRAM. Module/IP Block Wizard allows you to generate the Verilog-HDL for the memory size as per design requirement.

Module/IP Block Wizard generates the memory module shown in Figure 2.18.



Figure 2.18. Distributed Single Port Module Generated by Module/IP Block Wizard

The various ports and their definitions for Distributed Single-Port Memory are listed in Table 2.11. The table lists the corresponding ports for the module generated by Module/IP Block Wizard.

Table 2.11. LUT-Based Single-Port Memory Port Definitions

| Port Name | Direction | Width         | Description          |
|-----------|-----------|---------------|----------------------|
| clk_i     | Input     | 1             | Clock                |
| rst_i     | Input     | 1             | Reset                |
| clk_en_i  | Input     | 1             | (Input) Clock Enable |
| wr_en_i   | Input     | 1             | Write Enable         |
| wr_data_i | Input     | Data Width    | Data Input           |
| addr_i    | Input     | Address Width | Address Bus          |
| rd_data_o | Output    | Data Width    | Data Output          |

The various attributes available for the Distributed Single-Port Memory (Distributed\_SPRAM) are listed in Table 2.12. Some of these attributes are user selectable through the Module/IP Block Wizard interface.

© 2018-2020 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



Table 2.12. LUT-Based Single-Port Memory Attribute Definitions

| Attribute                 | Description                                                                                                                                                                        | Values                               | Default Value |  |  |
|---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|---------------|--|--|
| Configuration Attributes  |                                                                                                                                                                                    |                                      |               |  |  |
| Address Depth             | Address depth of the Read and Write 2 - 8192 port                                                                                                                                  |                                      | 32            |  |  |
| Data Width                | Data word width of the Read and<br>Write port                                                                                                                                      | 1 - 256                              | 8             |  |  |
| Enable Output Register    | Data Out port (Q) can be registered or not using this selection                                                                                                                    | True, False                          | True          |  |  |
| Reset Assertion           | Selection for Reset to be<br>Synchronous or Asynchronous to the<br>Clock                                                                                                           | async, sync                          | sync          |  |  |
| Initialization Attributes |                                                                                                                                                                                    |                                      |               |  |  |
| Memory Initialization     | Allows you to initialize memories to all 1s, 0s, or provide custom initialization through a memory file.                                                                           | none, all 0s, all 1s,<br>memory file | none          |  |  |
| Memory File               | ory File When Memory File is selected, you can browse to the memory file for custom initialization of RAM.                                                                         |                                      | none          |  |  |
| Memory File Format        | This option allows you to select if the memory file is formatted as Binary or Hex. (See the Initialization File Formats section for details on the different memory file formats.) | binary, hex                          | hex           |  |  |

The Distributed Single Port RAM timing waveforms are shown in Figure 2.19 and Figure 2.20.



Figure 2.19. Distributed Single Port RAM Timing Waveform in Normal (NORMAL) Mode, Without Output Registers



Figure 2.20. Distributed Single Port RAM Timing Waveform in Normal (NORMAL) Mode, With Output Registers

© 2018-2020 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.



# 2.7. Read Only Memory (Distributed ROM) - LUT Based

Lattice CrossLink-NX and Certus-NX FPGAs support all the features of Read Only Memory Module or ROM. Module/IP Block Wizard allows you to generate the Verilog-HDL for the memory size as per design requirement.

Module/IP Block Wizard generates the memory module shown in Figure 2.21.



Figure 2.21. Distributed Read Only Memory Module Generated by Module/IP Block Wizard

The various ports and their definitions for Distributed Read Only Memory are listed in Table 2.13. The table lists the corresponding ports for the module generated by Module/IP Block Wizard.

**Table 2.13. LUT-Based Read Only Memory Port Definitions** 

| Port Name   | Direction | Width              | Description       |
|-------------|-----------|--------------------|-------------------|
| rd_clk_i    | Input     | 1                  | Read Clock input  |
| rst_i       | Input     | 1                  | Output Reset      |
| rd_clk_en_i | Input     | 1                  | Read Clock Enable |
| rd_en_i     | Input     | 1                  | Read Enable       |
| rd_addr_i   | Input     | Read Address Width | Read Address      |
| rd_data_o   | Output    | Read Data Width    | Read Data         |

© 2018-2020 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.
All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



The various attributes available for the Distributed Read Only Memory (Distributed\_ROM) are listed in Table 2.14. Some of these attributes are user-selectable through the Module/IP on Local.

Table 2.14. LUT-Based Read Only Memory Attribute Definitions

| Attribute                 | Description                                                                                                                                                            | Values      | Default Value |  |  |  |
|---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|---------------|--|--|--|
| General Attributes        |                                                                                                                                                                        |             |               |  |  |  |
| Read Port Address Depth   | Read Port Address Depth                                                                                                                                                | 2 - 65536   | 1024          |  |  |  |
| Read Port Data Width      | Read Port Data Width                                                                                                                                                   | 1 - 512     | 18            |  |  |  |
| Enable Output Register    | Data Out (Q) can be registered or not using this selection.                                                                                                            | True, False | True          |  |  |  |
| Reset Assertion           | Selection for the Reset to be<br>Synchronous or Asynchronous to the<br>Clock                                                                                           | async, sync | sync          |  |  |  |
| Initialization Attributes |                                                                                                                                                                        |             |               |  |  |  |
| Memory Initialization     | Allows you to initialize the memory by providing a custom initialization through a memory file.                                                                        |             | Memory file   |  |  |  |
| Memory File               | When Memory file is selected, you can browse to the memory file for custom initialization of RAM.                                                                      | _           | none          |  |  |  |
| Memory File Format        | This option allows you to select if the memory file is formatted as Binary or Hex. (See the Initialization File Formats section for details on the different formats.) | binary, hex | hex           |  |  |  |

The Read Only Memory timing waveforms are shown in Figure 2.22 and Figure 2.23.



Figure 2.22. Distributed ROM Timing Diagram, Without Output Registers



Figure 2.23. Distributed ROM Timing Diagram, With Output Registers



## 2.8. First in First Out Single Clock (FIFO)

Lattice FPGAs support all the features of First in First Out Single Clock Memory Module or FIFO. Module/IP Block Wizard allows you to generate the Verilog-HDL for the memory size as per design requirement.

Module/IP Block Wizard generates the memory module shown in Figure 2.12.



Figure 2.24. Distributed Pseudo Dual Port Module Generated by Module/IP Block Wizard

The various ports and their definitions for First in First Out Single Clock are listed in Table 2.15. The table lists the corresponding ports for the module generated by Module/IP Block Wizard.

Table 2.15. First in First Out Single Clock Port Definitions

| Port Name             | Direction | Width                | Description                                                                                  |
|-----------------------|-----------|----------------------|----------------------------------------------------------------------------------------------|
| clk_i                 | Input     | 1                    | Clock                                                                                        |
| rst_i                 | Input     | 1                    | Reset                                                                                        |
| wr_en_i               | Input     | 1                    | Write Enable                                                                                 |
| rd_en_i               | Input     | 1                    | Read Enable                                                                                  |
| wr_data_i             | Input     | Data Width           | Data Input                                                                                   |
| almost_full_th_i      | Input     | Address Width        | Almost full threshold (needs single/dual dynamic almost full selected)                       |
| almost_full_clr_th_i  | Input     | Address Width        | Almost full clear threshold (needs dual dynamic almost full selected)                        |
| almost_empty_th_i     | Input     | Address Width        | Almost empty threshold (needs single/dual dynamic almost empty selected)                     |
| almost_empty_clr_th_i | Input     | Address Width        | Almost empty clear threshold (needs dual dynamic almost empty selected)                      |
| rd_data_o             | Output    | Data Width           | Data Output                                                                                  |
| full_o                | Output    | 1                    | Full Flag                                                                                    |
| empty_o               | Output    | 1                    | Empty Flag                                                                                   |
| almost_full_o         | Output    | 1                    | Almost Full Flag                                                                             |
| almost_ empty_o       | Output    | 1                    | Almost Empty Flag                                                                            |
| data_cnt_o            | Output    | Address Width +<br>1 | Data Count – carries the number of data written to the fifo. (requires data count selected). |

The various attributes available for the First in First Out Single Clock (FIFO) are listed in. Some of these attributes are user selectable through the Module/IP Block Wizard interface.

© 2018-2020 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



**Table 2.16. First in First Out Single Clock Attribute Definitions** 

| Attribute                                     | Description                                                                                                                                                                                                 | Values                                                                                                                   | Default Value                                                                                             |
|-----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|
| Configuration Attributes                      |                                                                                                                                                                                                             |                                                                                                                          |                                                                                                           |
| Address Depth <sup>1,2,3</sup>                | Address depth of the Read and Write port                                                                                                                                                                    | 2 - 65536 <sup>1,2,3</sup>                                                                                               | 1024                                                                                                      |
| Data Width                                    | Data word width of the Read and Write port                                                                                                                                                                  | 1 - 256                                                                                                                  | 18                                                                                                        |
| Controller Implementation <sup>1</sup>        | Chooses how the FIFO controller is implementend. For LIFCL/LFD2NX users, you can opt for an area-optimized or feature-rich option. For iCE40UP users, only feature-rich is available and cannot be changed. | Area-Optimized (HW),<br>Feature-Rich (LUT)                                                                               | Area-Optimized (HW) for<br>LIFCL/LFD2NX devices.<br>Feature-Rich (LUT) for iCE40UP<br>devices.            |
| Use HIGH Speed<br>Implementation <sup>2</sup> | When using a hardware based controller. This option can be checked for an aggressive FIFO routing resulting significantly faster fmax, but can consume a large amout of EBR resources                       | True, False                                                                                                              | False                                                                                                     |
| Implementation Type <sup>3</sup>              | Chooses how the FIFO memory is implemented.                                                                                                                                                                 | EBR, LUT                                                                                                                 | EBR                                                                                                       |
| Enable Output Register                        | Data Out port (Q) can be registered or not using this selection                                                                                                                                             | True, False                                                                                                              | True                                                                                                      |
| Reset Assertion                               | Selection for Reset to be<br>Synchronous or Asynchronous to the<br>Clock                                                                                                                                    | async, sync                                                                                                              | sync                                                                                                      |
| Enable Almost Full Flag                       | Enables or disables the functionality of the almost full flag                                                                                                                                               | enable, disable                                                                                                          | enable                                                                                                    |
| Almost Full Assertion                         | Checks how the almost full flag is implemented. Either dynamic or static, with or without clearing. (requires Enable Almost full flag enabled).                                                             | Static – Single Threshold, Static – Dual Threshold, Dynamic – Single Threshold, Dynamic – Dual Threshold.                | Static – Single Threshold for<br>LIFCL/LFD2NX devices.<br>Static – Dual Threshold for<br>iCE40UP devices. |
| Full Assert Level                             | The current address when written, flags the almost full flag. (Requires Static – Single / Dual Threshold).                                                                                                  | 0 < Full Assert Level <<br>Address Depth                                                                                 | 1023                                                                                                      |
| Full Deassert Level                           | The current address when read, clears the almost full flag. (Requires Static – Dual Threshold).                                                                                                             | 0 < Full Deassert Level <<br>Full Assert Level                                                                           | 1020                                                                                                      |
| Enable Almost Empty Flag                      | Enables or disables the functionality of the almost empty flag                                                                                                                                              | enable, disable                                                                                                          | enable                                                                                                    |
| Almost Empty Assertion                        | Checks how the almost empty flag is implemented. Either dynamic or static, with or without clearing. (requires Enable Almost empty flag enabled).                                                           | Static – Single<br>Threshold, Static – Dual<br>Threshold, Dynamic –<br>Single Threshold,<br>Dynamic – Dual<br>Threshold. | Static – Single Threshold for<br>LIFCL/LFD2NX devices.<br>Static – Dual Threshold for<br>iCE40UP devices. |
| Empty Assert Level                            | The current address when read, flags the almost empty flag. (Requires Static – Single / Dual Threshold).                                                                                                    | 0 < Empty Assert Level<br>< Address Depth                                                                                | 1                                                                                                         |
| Empty Deassert Level                          | The current address, when written, clears the almost empty flag. (Requires Static – Dual Threshold).                                                                                                        | Empty Assert Level <<br>Empty Deassert Level <<br>Address Depth                                                          | 4                                                                                                         |
| Enable Data Count                             | Enables counting the number of data written to the FIFO                                                                                                                                                     | enable, disable                                                                                                          | disable                                                                                                   |



#### Notes:

- 1. For Feature-Rich (LUT) based implementations, the ADDRESS\_DEPTH must be a power of 2 (that is, 2, 4, ... etc.), for Area-Optimized (HW) implementation there is no limitation on the ADDRESS\_DEPTH.
- 2. For HIGH Speed Implementations, maximum ADDRESS DEPTH is 16363 only.
- 3. For LUT implementations, maximum ADDRESS\_DEPTH is 8192 only.

#### Differences between Feature-Rich (LUT) and Area-Optimized (HW) based implementations:

- 1. Address Depth Limits
  - In LUT based controller, the FIFO controller is implemented on the fabric and due to this nature LUT based FIFO controllers are limited to 2<sup>n</sup> values. In contrast with the HW based controller, the complexities on the counter and comparator has been offloaded to custom hardware and therefore is not limited by the optimized 2<sup>n</sup> values.
  - The drawback is that the HW based controller can consume much more EBR resources than the LUT based controller. To maximize resource and optimize maximum speed, opt for (2^n − 1) values such as 511, 1023, and 2047 when implementing FIFO design in HW-based controller. 2^n configurations can also be implemented, but we caution users that they might see 25 − 100% more EBR resources consumed when compared to the LUT based controller.
- Flag and Data Counter Limitations
  - The HW based controller contains the very basic requirements for a FIFO. Full, Empty, Single-Assert Almost Full and Almost Empty are provided. While those functions are suitable for most applications. LUT based controllers provides several other features implemented in fabric such as data counters and dual-assert almost full / almost empty flags and even dynamic flag control to provide users more flexibility in their designs.
- 3. Output Register Implementation
  - In the HW based controller, the output register is implemented by adding a pre-read in the FIFO in order to put the data in the pipeline. This is important because it can affect the de-assertion of the almost full flag, when a pre-read occurs one data is removed from stack and pushed into the pipeline essentially freeing up one slot in the memory space. Because of this, the almost full flag can de-assert one read earlier than expected, however this does not mean that the data would be lost. The free memory space CAN be utilized and written upon, and you can read the data at the output side without worrying of any lost data in the sequence.

Timing diagrams for FIFO Single clock are shown in Figure 2.25 and Figure 2.26, for configurations without register and configuration with registers, respectively. (FIFO Configuration uses ADDRESS DEPTH = 4).



Figure 2.25. FIFO Single Clock Without Registers



Figure 2.26. FIFO Single Clock With Registers

© 2018-2020 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal



### 2.9. First in First Out Dual Clock (FIFO\_DC)

Lattice FPGAs support all the features of First in First Out Dual Clock Memory Module or FIFO\_DC. Module/IP Block Wizard allows you to generate the Verilog-HDL for the memory size as per design requirement.

Module/IP Block Wizard generates the memory module shown in Figure 2.27.



Figure 2.27. FIFO Dual Clock Module Generated by Module/IP Block Wizard

The various ports and their definitions for First in First Out Dual Clock are listed in Table 2.17. The table lists the corresponding ports for the module generated by Module/IP Block Wizard.

**Table 2.17. First in First Out Dual Clock Port Definitions** 

| Port Name             | Direction | Width               | Description                                                              |
|-----------------------|-----------|---------------------|--------------------------------------------------------------------------|
| wr_clk_i              | Input     | 1                   | Write Clock                                                              |
| rd_clk_i              | Input     | 1                   | Read Clock                                                               |
| rst_i                 | Input     | 1                   | Fifo Empty Reset                                                         |
| rp_rst_i*             | Input     | 1                   | Fifo Full Reset                                                          |
| wr_en_i               | Input     | 1                   | Write Enable                                                             |
| rd_en_i               | Input     | 1                   | Read Enable                                                              |
| wr_data_i             | Input     | Write Data Width    | Data Input                                                               |
| almost_full_th_i      | Input     | Write Address Width | Almost full threshold (needs single/dual dynamic almost full selected)   |
| almost_full_clr_th_i  | Input     | Write Address Width | Almost full clear threshold (needs dual dynamic almost full selected)    |
| almost_empty_th_i     | Input     | Read Address Width  | Almost empty threshold (needs single/dual dynamic almost empty selected) |
| almost_empty_clr_th_i | Input     | Read Address Width  | Almost empty clear threshold (needs dual dynamic almost empty selected)  |
| rd_data_o             | Output    | Read Data Width     | Data Output                                                              |
| full_o                | Output    | 1                   | Full Flag                                                                |
| empty_o               | Output    | 1                   | Empty Flag                                                               |
| almost_full_o         | Output    | 1                   | Almost Full Flag                                                         |
| almost_ empty_o       | Output    | 1                   | Almost Empty Flag                                                        |



| Port Name     | Direction | Width                      | Description                                                                                        |
|---------------|-----------|----------------------------|----------------------------------------------------------------------------------------------------|
| wr_data_cnt_o | Output    | Write Address Width<br>+ 1 | Write Data Count – carries the number of data written to the fifo. (requires data count selected). |
| rd_data_cnt_o | Output    | Read Address Width +<br>1  | Read Data Count – carries the number of data read from the fifo. (requires data count selected).   |

<sup>\*</sup>Note: rp\_rst\_i and its accompanying pmi signal RPReset, is a read-clock synchronized signal. rp\_rst or read pointer reset is designed to reset the dual clock FIFO IP to full, and re-send the previous set of data, typical for packet transmissions. For the proper use of this signal, follow these items in sequence:

- 1. Stop writing to the IP
- 2. Assert rp\_rst\_i
- 3. Wait for the full flag to assert
- 4. Release rp\_rst\_i

The various attributes available for the First in First Out Dual Clock (FIFO\_DC) are listed in Table 2.18. Some of these attributes are user selectable through the Module/IP Block Wizard interface.

**Table 2.18. First in First Out Dual Clock Attribute Definitions** 

| Port Name                                   | Direction                                                                                                                                                                                                   | Width                                      | Description                                                                                    |
|---------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|------------------------------------------------------------------------------------------------|
| Configuration Attributes                    |                                                                                                                                                                                                             |                                            |                                                                                                |
| Write Port Address Depth <sup>1,2,3,4</sup> | Write Port Address depth                                                                                                                                                                                    | 2 - 65536                                  | 512                                                                                            |
| Write Port Data Width <sup>1</sup>          | Write Port Data word width                                                                                                                                                                                  | 1 - 256                                    | 18                                                                                             |
| Read Port Address Depth <sup>1,2,3,4</sup>  | Read Port Address depth                                                                                                                                                                                     | 2 - 65536                                  | 512                                                                                            |
| Read Port Data Width <sup>1</sup>           | Read Port Data word width                                                                                                                                                                                   | 1 - 256                                    | 18                                                                                             |
| Controller Implementation <sup>2</sup>      | Chooses how the FIFO controller is implementend. For LIFCL/LFD2NX users, you can opt for an area-optimized or feature-rich option. For iCE40UP users, only feature-rich is available and cannot be changed. | Area-Optimized (HW),<br>Feature-Rich (LUT) | Area-Optimized (HW) for<br>LIFCL/LFD2NX devices.<br>Feature-Rich (LUT) for iCE40UP<br>devices. |
| Use HIGH Speed Implementation <sup>3</sup>  | When using a hardware based controller. This option can be checked for an aggressive FIFO routing resulting significantly faster fmax, but can consume a large amout of EBR resources                       | True, False                                | False                                                                                          |
| Implementation <sup>4</sup>                 | Chooses how the FIFO_DC memory is implemented.                                                                                                                                                              | EBR, LUT                                   | EBR                                                                                            |
| Enable Output Register                      | Data Out port (Q) can be registered or not using this selection                                                                                                                                             | True, False                                | True                                                                                           |
| Reset Assertion                             | Selection for Reset to be<br>Synchronous or Asynchronous<br>to the Clock                                                                                                                                    | async, sync                                | sync                                                                                           |
| Enable Almost Full Flag                     | Enables or disables the functionality of the almost full flag                                                                                                                                               | enable, disable                            | enable                                                                                         |

© 2018-2020 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.
All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



| Port Name                 | Direction                                                                                                                                         | Width                                                                                                     | Description                                                                                               |
|---------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|
| Almost Full Assertion     | Checks how the almost full flag is implemented. Either dynamic or static, with or without clearing. (requires Enable Almost full flag enabled).   | Static – Single Threshold, Static – Dual Threshold, Dynamic – Single Threshold, Dynamic – Dual Threshold. | Static – Single Threshold for<br>LIFCL/LFD2NX devices.<br>Static – Dual Threshold for iCE40UP<br>devices. |
| Full Assert Level         | The current address when written, flags the almost full flag. (Requires Static – Single / Dual Threshold).                                        | 0 < Full Assert Level <<br>Write Address Depth                                                            | 511                                                                                                       |
| Full Deassert Level       | The current address when read, clears the almost full flag. (Requires Static – Dual Threshold).                                                   | 0 < Full Deassert Level<br>< Full Assert Level                                                            | 508                                                                                                       |
| Enable Almost Empty Flag  | Enables or disables the functionality of the almost empty flag                                                                                    | enable, disable                                                                                           | enable                                                                                                    |
| Almost Empty Assertion    | Checks how the almost empty flag is implemented. Either dynamic or static, with or without clearing. (requires Enable Almost empty flag enabled). | Static – Single Threshold, Static – Dual Threshold, Dynamic – Single Threshold, Dynamic – Dual Threshold. | Static – Single Threshold for<br>LIFCL/LFD2NX devices.<br>Static – Dual Threshold for iCE40UP<br>devices. |
| Empty Assert Level        | The current address when read, flags the almost empty flag. (Requires Static – Single / Dual Threshold).                                          | 0 < Empty Assert<br>Level < Read Address<br>Depth                                                         | 1                                                                                                         |
| Empty Deassert Level      | The current address when written, clears the almost empty flag. (Requires Static – Dual Threshold).                                               | Empty Assert Level <<br>Empty Deassert Level<br>< Read Address Depth                                      | 4                                                                                                         |
| Enable Data Count (Write) | Enables counting the amount of data written to the FIFO_DC                                                                                        | enable, disable                                                                                           | disable                                                                                                   |
| Enable Data Count (Read)  | Enables counting the amount of data read from the FIFO_DC                                                                                         | enable, disable                                                                                           | disable                                                                                                   |

#### Notes:

- 1. For mixed width configurations total bit size must be equal (that is, WDEPTH\*WDATA = RDEPTH\*RDATA). For mixed width configuration the ratio between maximum DATA and minimum DATA must be power of 2. (that is, if WDATA > RDATA, then 2<sup>n</sup> = (WDATA/RDATA), where n must be a positive integer and 2<sup>n</sup> <= 32 [CrossLink-NX device / Certus-NX], 2<sup>n</sup> <= 8 [iCE40UP device]).
- 2. For Feature-Rich (LUT) based implementations, the ADDRESS\_DEPTH must be a power of 2 (that is, 2, 4, ... etc.), for Area-Optimized (HW) implementation there is no limitation on the ADDRESS\_DEPTH.
- 3. For HIGH Speed Implementations, maximum ADDRESS\_DEPTH is 16363 only.
- 4. Mixed width implementations cannot be used with LUT memory, maximum ADDRESS\_DEPTH is 8192 only.



#### Differences between Feature-Rich (LUT) and Area-Optimized (HW) based implementations:

#### 1. Latency Differences

• In the LUT based controller, the FIFO controller is implemented on the fabric, and due to this nature a synchronization logic is required to translate the write-clock domain transactions to the read-clock and vice-versa in order to properly maintain the integrity of the data being passed. This introduces a latency to the system and and affects the flags from either side of the domain. A full flag operating in the write-domain would need to wait 3 cycles before de-assertion because of a read in the read-domain, however no latency is required for flag assertion since a write would operate in same write-clock domain. In HW based controllers, a special circuit is utilized to mitigate clock crossing issues and removes this latency altogether, as seen on Figure 2.31.

#### 2. Address Depth Limits

- In LUT based controller, the FIFO limited to 2<sup>n</sup> values. In contrast with the HW based controller, the complexities on the counter and comparator has been offloaded to custom hardware and therefore is not limited by the optimized 2<sup>n</sup> values.
- The drawback is that the HW based controller can consume much more EBR resources than the LUT based controller. To maximize resource and optimize maximum speed, opt for (2<sup>n</sup> − 1) values such as 511, 1023, and 2047 when implementing FIFO design in HW-based controller. 2<sup>n</sup> configurations can also be implemented, but we caution users that they might see 25 − 100% more EBR resources consumed when compared to the LUT based controller.

#### 3. Flag and Data Counter Limitations

• The HW based controller contains the very basic requirements for a FIFO. Full, Empty, Single-Assert Almost Full and Almost Empty are provided. While those functions are suitable for most applications. LUT based controllers provides several other features implemented in fabric such as data counters and dual-assert almost full / almost empty flags and even dynamic flag control to provide users more flexibility in their designs.

#### 4. Output Register Implementation

- In the HW based controller, the output register is implemented by adding a pre-read in the FIFO in order to put the data in the pipeline. This is important because it can affect the de-assertion of the almost full flag, when a pre-read occurs one data is removed from stack and pushed into the pipeline essentially freeing up one slot in the memory space. Because of this, the almost full flag can de-assert one read earlier than expected, however this does not mean that the data would be lost. The free memory space CAN be utilized and written upon, and you can read the data at the output side without worrying of any lost data in the sequence.
- In mixed width application the pre-read counts as one (1) read word. This means the effect of the pre-read scales with the write-to-read ratio. If W > R, then the effects of the pre-read on the flag might be miniscule, but for W < R, the pre-read can prematurely de-assert the almost-full flag much much earlier.

#### 5. Asynchronous Flags

- When the <u>Full</u> and <u>Almost Full</u> flags asserts (transition from 0 to 1), they are synchronized with the write-clock. Alternatively when they de-assert (transition from 1 to 0), they are synchronized with the read-clock.
- When the <u>Empty</u> and <u>Almost Empty</u> flags asserts (transition from 0 to 1), they are synchronized with the read-clock. Alternatively when they de-assert (transition from 1 to 0), they are synchronized with the write-clock.
- We <u>advise users to consider the flags asynchronous signals</u>. If the user needs fully synchronous flags, please register
  the flags using synchronization registers, or use the LUT implemented controller.



Timing diagrams for FIFO Dual clock are shown in Figure 2.28 and Figure 2.29, for configurations without register and with registers, respectively. An additional timing diagram is provided for Figure 2.30 for mixed-width configuration without registers, and Figure 2.31 and Figure 2.32 shows the Hard Controller waveform. (FIFO\_DC uses WADDR\_DEPTH = 4)



Figure 2.28. FIFO Dual Clock Module Without registers



Figure 2.29. FIFO Dual Clock Module With Registers



Figure 2.30. FIFO Dual Clock Module, Mixed-Width Without registers



Figure 2.31. Hard Controller FIFO Dual Clock Module Without registers

© 2018-2020 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.

All DILC 02022 2.2





Figure 2.32. Hard Controller FIFO Dual Clock Module Without registers operating in asynchronous clocks.



# 2.10. Shift Register (Shift\_Register)

Lattice FPGAs support all the features of Shift Register or Shift\_Register. Module/IP Block Wizard allows you to generate the Verilog-HDL for the memory size as per design requirement.

Module/IP Block Wizard generates the memory module shown in Figure 2.33.



Figure 2.33. Shift Register Module Generated by Module/IP Block Wizard

The various ports and their definitions for Shift Register are listed in Table 2.19. The table lists the corresponding ports for the module generated by Module/IP Block Wizard.

**Table 2.19. Shift Register Port Definitions** 

| Port Name | Direction | Width           | Description                                                                                                |
|-----------|-----------|-----------------|------------------------------------------------------------------------------------------------------------|
| clk_i     | Input     | 1               | Clock                                                                                                      |
| rst_i     | Input     | 1               | Reset                                                                                                      |
| clk_en_i  | Input     | 1               | Clock Enable                                                                                               |
| wr_data_i | Input     | Data Width      | Data Input                                                                                                 |
| addr_i    | Input     | Max Shift Width | Current amount of shift from the current address. (Requires shift register type to lossless, or variable). |
| rd_data_o | Output    | Data Width      | Data Output                                                                                                |

The various attributes available for the Shift Register (Shift\_Register) are listed in Table 2.20. Some of these attributes are user selectable through the Module/IP Block Wizard interface.

**Table 2.20. Shift Register Attribute Definitions** 

| Attribute                   | Description                                                                                                                                                       | Values          | Default Value |  |  |  |
|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|---------------|--|--|--|
| Configuration Attributes    | Configuration Attributes                                                                                                                                          |                 |               |  |  |  |
| Max Shift <sup>1</sup>      | The maximum address shifts allowed                                                                                                                                | 2 - 8192        | 16            |  |  |  |
| Data Width <sup>1</sup>     | Data word width of the Read and<br>Write port                                                                                                                     | 1 - 256         | 8             |  |  |  |
| Enable Output Register      | Data Out port (Q) can be registered or not using this selection                                                                                                   | True, False     | True          |  |  |  |
| Shift Register Type         | Chooses whether, the shift register is operating at: (1) fixed delta from the currently written address, or (2) variable delta from the currently written address | fixed, variable | fixed         |  |  |  |
| Implementation <sup>1</sup> | Chooses how the shift register memory is implemented.                                                                                                             | EBR, LUT        | EBR           |  |  |  |

<sup>\*</sup>Note: For EBR implementations, this IP requires a minimum size of 30-bits to be properly implemented.



Timing diagrams for Shift Register are shown in Figure 2.34 and Figure 2.35, for non-registered and registered configurations respectively. A timing diagram is also provided for variable shift configuration without registers see Figure 2.36 and a LUT based shift register on Figure 2.37 [Crosslink-NX and Certus-NX] and Figure 2.38 [Thunder Plus] (Shift Register uses MAX\_DEPTH = 4 for fixed configuration and MAX\_DEPTH = 8 for variable configuration).



Figure 2.38. Shift Register Without Output Register (LUT Memory, iCE40 UltraPlus)

© 2018-2020 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.
All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



# 2.11. Single Port Large RAM (Large\_RAM\_SP)

Lattice CrossLink-NX and Certus-NX FPGAs support all the features of Single Port Large RAM Module or Large\_RAM\_SP. Module/IP Block Wizard allows you to generate the Verilog-HDL for the memory size as per design requirement.

The Single Port Large RAM Module/IP Block Wizard is shown in Figure 2.39



Figure 2.39. Single-Port Large RAM Module Generated by Module/IP Block Wizard

The various ports and their definitions for Single-Port Memory are listed in Table 2.21. The table lists the corresponding ports for the module generated by Module/IP Block Wizard.

Table 2.21. Large-RAM based Single-Port Memory Port Definitions

| Port Name       | Direction | Width           | Description                                                                                                                                                         |
|-----------------|-----------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| clk_i           | Input     | 1               | Clock                                                                                                                                                               |
| rst_i           | Input     | 1               | Reset                                                                                                                                                               |
| dps_i           | Input     | 1               | Dynamic Power Switching – when HIGH means the LRAM is in normal operation mode, when LOW means the LRAM is in low power mode, and write/read functions are stopped. |
| clk_en_i        | Input     | 1               | Clock Enable                                                                                                                                                        |
| rd_out_clk_en_i | Input     | 1               | Read Output Register Clock Enable                                                                                                                                   |
| wr_en_i         | Input     | 1               | Write Enable                                                                                                                                                        |
| wr_data_i       | Input     | Data Width      | Data Input                                                                                                                                                          |
| addr_i          | Input     | Address Width   | Address Bus                                                                                                                                                         |
| ben_i           | Input     | Byte Size Width | Byte Enable port / Unaligned Access shared port                                                                                                                     |
| Iramready_o     | Output    | 1               | When high means that the LRAM is ready for operation                                                                                                                |
| rd_datavalid_o  | Output    | 1               | When high means the current output values of rd_data_o and ecc_errdet_o are valid.                                                                                  |
| rd_data_o       | Output    | Data Width      | Data Output                                                                                                                                                         |
| errdet_o        | Output    | 1               | When HIGH means an error has occurred in the LRAM                                                                                                                   |
| ecc_errdet_o    | Output    | 2               | ECC output result:  MSB – Two error detect  LST – One error detect                                                                                                  |

The various attributes available for the Single-Port Memory (Large\_RAM\_SP) are listed in Table 2.22. Some of these attributes are user selectable through the Module/IP Block Wizard interface.

© 2018-2020 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.



### Table 2.22. Large RAM-Based Single-Port Memory Attribute Definitions

| Attributes                           | Description                                                                                                                                                                        | Values                                         | Default Value |
|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|---------------|
| Configuration                        |                                                                                                                                                                                    | l                                              |               |
| Address Depth                        | Address depth of the Read and Write port                                                                                                                                           | 2 – 131072                                     | 16384         |
| Data Width                           | Data word width of the Read and Write port                                                                                                                                         | 1-64                                           | 32            |
| Enable Output Register               | Data Out port (rd_data_o) can be registered or not using this selection                                                                                                            | True, False                                    | True          |
| Enable Output ClockEn                | Clock Enable for the output clock (this option requires enabling output register)                                                                                                  | True, False                                    | False         |
| Reset Assertion                      | Selection for Reset to be Synchronous or Asynchronous to the Clock                                                                                                                 | async, sync                                    | sync          |
| Reset De-Assertion                   | Selection for Reset De-Assertion to be<br>Synchronous or Asynchronous to the<br>Clock. (This option requires an<br>asynchronous reset assert)                                      | async, sync                                    | sync          |
| Enable Byte Enable <sup>1,2,3</sup>  | Enables the Byte Enable function for the write port                                                                                                                                | True, False                                    | False         |
| Initialization                       |                                                                                                                                                                                    |                                                |               |
| Memory Initialization                | Allows you to initialize memories to all 1s, 0s, or provide custom initialization through a memory file.                                                                           | none, all 0s, all 1s, memory file              | none          |
| Memory File                          | When Memory File is selected, you can browse to the memory file for custom initialization of RAM.                                                                                  | _                                              | none          |
| Memory File Format                   | This option allows you to select if the memory file is formatted as Binary or Hex. (See the Initialization File Formats section for details on the different memory file formats.) | binary, hex                                    | hex           |
| Miscellaneous Options                | · ·                                                                                                                                                                                |                                                |               |
| Write/Read Related                   |                                                                                                                                                                                    |                                                |               |
| Enable ECC <sup>2,4</sup>            | Enables ECC functionality of the IP                                                                                                                                                | True, False                                    | False         |
| Select Write Mode                    | Sets the behavior of the output port rd_data_o based on the current write transaction.                                                                                             | "normal", "write-through", "read-before-write" | "normal"      |
| Enable Unaligned Read <sup>3,4</sup> | Enables the unaligned read functionality of<br>the Soft IP which shift the data out based<br>on the current port input at the time of the<br>read command                          | True, False                                    | False         |
| Others                               |                                                                                                                                                                                    |                                                |               |
| Enable Preserve Array                | Allows the LRAM to preserve the array when the IP is set to low power mode                                                                                                         | True, False                                    | True          |
| Enable GSR                           | Enables the GSR to reset this IP                                                                                                                                                   | True, False                                    | True          |

#### Notes:

- 1. Byte-Enable can only be used for write ports >= 16 bits.
- 2. Byte-Enable CANNOT be used with ECC.
- 3. Byte-Enable port ben\_i is shared with Unaligned Read functionality. The port functions as byte-enable if wr\_en\_i is HIGH, and as unaligned read when wr\_en\_i is LOW.
- 4. ECC and Unaligned Read can only be enabled when DATA\_WIDTH = 32.



### 2.11.1. Unaligned Access Feature

The Large RAM Module supports RISC-V compressed instruction chunks of data and shift them. If RISC-V needs to read the upper 16-bit of data in some address, it is very helpful to add support for shifting the upper 16 bits of output into the lower 16 bits, padding the upper bits with to 0. Unaligned Read enables this feature; Table 2.23 shows possible combinations for Unaligned Read shifting. The unaligned read pins are shared with the ben\_i ports for Single Port Large RAM. Given this, you should be careful in changing the value of these signals. The port functions as byte-enabled during write-access and unaligned read during read-access.

Table 2.23. Unaligned Read shift function (Single Port LRAM)

| ben_i[1:0] | ben_i[2] = 0           | ben_i[2] = 1           |
|------------|------------------------|------------------------|
| 00         | DOx=x[31:0] (no shift) | DOx=x[31:0] (no shift) |
| 01         | DOx={8'b0,x[31:8]}     | DOx={x[23:0],8'b0}     |
| 10         | DOx={16'b0,x[31:16]}   | DOx={x[15:0],16'b0}    |
| 11         | DOx={24'b0,x[31:24]}   | DOx={x[7:0],24'b0}     |

DOx refers to rd\_data\_o output port of the Large RAM. Unaligned Read is only supported if DATA\_WIDTH = 32.

Timing diagrams for Large RAM Single Port are shown in Figure 2.40 and Figure 2.41, for non-registered and registered configurations respectively. Additional timing diagrams are provided for write-through, Figure 2.42, and read-before-write transactions, Figure 2.43.



Figure 2.40. Single Port LRAM Timing Waveform in NORMAL Mode, Without Output Registers



Figure 2.41. Single Port RAM Timing Waveform in NORMAL Mode, With Output Registers

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.

© 2018-2020 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal





Figure 2.42. Single Port LRAM Timing Waveform in Write-Through Mode, Without Output Registers



Figure 2.43. Single Port RAM Timing Waveform in Read-Before-Write Mode, Without Output Registers



# 2.12. Pseudo Dual Port Large RAM (Large\_RAM\_DP)

Lattice CrossLink-NX and Certus-NX FPGAs support all the features of Pseudo-Dual Port Large RAM Module or Large RAM\_DP. Module/IP Block Wizard allows you to generate the Verilog-HDL for the memory size as per design requirement. Module/IP Block Wizard generates the memory module shown in Figure 2.44.



Figure 2.44. Pseudo Dual-Port Large RAM Module Generated by Module/IP Block Wizard

The various ports and their definitions for Pseudo Dual-Port memory are listed in Table 2.24. The table lists the corresponding ports for the module generated by Module/IP Block Wizard.

Table 2.24. Large RAM-Based Pseudo Dual-Port Memory Port Definitions

| Port Name       | Direction | Width                       | Description                                                                                                                                                         |
|-----------------|-----------|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| clk_i           | Input     | 1                           | Clock                                                                                                                                                               |
| rst_i           | Input     | 1                           | Reset                                                                                                                                                               |
| dps_i           | Input     | 1                           | Dynamic Power Switching – when HIGH means the LRAM is in normal operation mode, when LOW means the LRAM is in low power mode, and write/read functions are stopped. |
| wr_clk_en_i     | Input     | 1                           | Write Clock Enable                                                                                                                                                  |
| rd_clk_en_i     | Input     | 1                           | Read Clock Enable                                                                                                                                                   |
| rd_out_clk_en_i | Input     | 1                           | Read Output Register Clock Enable                                                                                                                                   |
| wr_en_i         | Input     | 1                           | Write Enable                                                                                                                                                        |
| wr_data_i       | Input     | Write Port Data Width       | Write Data                                                                                                                                                          |
| wr_addr_i       | Input     | Write Port Address<br>Width | Write Address                                                                                                                                                       |
| rd_en_i         | Input     | 1                           | Read Enable                                                                                                                                                         |
| rd_addr_i       | Input     | Read Address Width          | Read Address                                                                                                                                                        |
| ben_i           | Input     | Byte Size Width             | Byte Enable port                                                                                                                                                    |
| unaligned_i     | Input     | 4                           | Unaligned Access Port                                                                                                                                               |
| Iramready_o     | Output    | 1                           | When high means that the LRAM is ready for operation                                                                                                                |
| rd_datavalid_o  | Output    | 1                           | When high means the current output values of rd_data_o and ecc_errdet_o are valid.                                                                                  |
| rd_data_o       | Output    | Read Port Data Width        | Read Data                                                                                                                                                           |
| errdet_o        | Output    | 1                           | When HIGH means an error has occurred in the LRAM                                                                                                                   |
| ecc_errdet_o    | Output    | 2                           | ECC output result:  MSB – Two error detect  LST – One error detect                                                                                                  |

© 2018-2020 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.
All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice



The various attributes available for the Pseudo Dual-Port Memory (RAM\_DP) are listed in Table 2.25. Some of these attributes are user-selectable through the Module/IP on Local.

Table 2.25. Large RAM-Based Pseudo Dual-Port Memory Attribute Definitions

| Attribute                               | Description                                                                                                                                                            | Values                               | Default Value |
|-----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|---------------|
| General Attributes                      |                                                                                                                                                                        | 1                                    | ·             |
| Write Port Address Depth <sup>1,2</sup> | Write Port Address depth                                                                                                                                               | 2 – 131072                           | 16384         |
| Write Port Data Width <sup>1,2</sup>    | Write Port Data word width                                                                                                                                             | 1 – 64                               | 32            |
| Read Port Address Depth <sup>1,2</sup>  | Read Port Address depth                                                                                                                                                | 2 – 131072                           | 16384         |
| Read Port Data Width <sup>1,2</sup>     | Read Port Data word width                                                                                                                                              | 1 – 64                               | 32            |
| Enable Output Register                  | Data Out port (Q) can be registered or not using this selection.                                                                                                       | True, False                          | True          |
| Enable Output ClockEn                   | Clock Enable for the output clock (this option requires enabling output register)                                                                                      | True, False                          | False         |
| Reset Assertion                         | Selection for the Reset to be Synchronous or Asynchronous to the Clock                                                                                                 | async, sync                          | sync          |
| Enable Byte Enable <sup>3,4</sup>       | Enables the Byte Enable function for the write port                                                                                                                    | True, False                          | False         |
| Initialization Attributes               |                                                                                                                                                                        | 1                                    | 1             |
| Memory Initialization <sup>5</sup>      | Allows you to initialize their memories to all 1s, 0s, or providing custom initialization through a memory file.                                                       | none, all 0s, all 1s,<br>Memory file | none          |
| Memory File                             | When Memory file is selected, you can browse to the memory file for custom initialization of RAM.                                                                      | _                                    | none          |
| Memory File Format                      | This option allows you to select if the memory file is formatted as Binary or Hex. (See the Initialization File Formats section for details on the different formats.) | binary, hex                          | hex           |
| Miscellaneous Options                   |                                                                                                                                                                        |                                      |               |
| Write/Read Related                      |                                                                                                                                                                        |                                      |               |
| Enable ECC <sup>4,6</sup>               | Enables ECC functionality of the IP                                                                                                                                    | True, False                          | False         |
| Enable Unaligned Read <sup>6</sup>      | Enables the unaligned read functionality of the Soft IP which shift the data out based on the current port input at the time of the read command                       | True, False                          | False         |
| Others                                  |                                                                                                                                                                        |                                      |               |
| Enable Preserve Array                   | Allows the LRAM to preserve the array when the IP is set to low power mode                                                                                             | True, False                          | True          |
| Enable GSR                              | Enables the GSR to reset this IP                                                                                                                                       | True, False                          | True          |

#### Notes:

- Total Number of bits between write and read ports must match. (WADDR\_DEPTH \* WDATA\_WIDTH = RADDR\_DEPTH \*
  RDATA\_WIDTH)
- 2. For mixed-width implementations, the allowable factor is 2 or 4. (that is, WDATA\_WIDTH = 2\*RDATA\_WIDTH, 4\*WDATA\_WIDTH = RDATA\_WIDTH)
- 3. Byte-Enable can only be used for write port >= 16 bits.
- 4. Byte-Enable CANNOT be used with ECC.
- 5. Memory file is provided with respect to write port (WADDR\_DEPTH x WDATA\_WIDTH)
- 6. ECC and/or Unaligned Read can only be used when WDATA\_WIDTH = RDATA\_WIDTH = 32.



### 2.12.1. Unaligned Access Feature

The Large RAM Module supports RISC-V compressed instruction chunks of data and shift them. If RISC-V needs to read the upper 16-bit of data in some address, it is very helpful to add support for shifting the upper 16 bits of output into the lower 16 bits, padding the upper bits with to 0. Unaligned Read enables this feature; Table 2.26 shows possible combinations for Unaligned Read shifting.

Table 2.26. Unaligned Read shift function (Pseudo Dual Port LRAM)

| unaligned_i[1:0] | unaligned_i [2] = 0    | unaligned_i [2] = 1    |
|------------------|------------------------|------------------------|
| 00               | DOx=x[31:0] (no shift) | DOx=x[31:0] (no shift) |
| 01               | DOx={8'b0,x[31:8]}     | DOx={x[23:0],8'b0}     |
| 10               | DOx={16'b0,x[31:16]}   | DOx={x[15:0],16'b0}    |
| 11               | DOx={24'b0,x[31:24]}   | DOx={x[7:0],24'b0}     |

DOx refers to rd\_data\_o output port of the Large RAM.

Unaligned Read is only supported if WDATA\_WIDTH = RDATA\_WIDTH = 32.

You have the option to enable the output registers for Pseudo-Dual Port Large RAM (Large RAM\_DP). The internal timing waveforms for Pseudo-Dual Port Large RAM (Large RAM DP) with these options are shown in Figure 2.45 and Figure 2.46.



Figure 2.45. PSEUDO DUAL PORT Large RAM Timing Diagram, Without Output Registers



Figure 2.46. PSEUDO DUAL PORT Large RAM Timing Diagram, With Output Registers

© 2018-2020 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



# 2.13. True Dual-Port Large RAM (Large\_RAM\_DP True)

Lattice CrossLink-NX and Certus-NX FPGAs support all the features of True-Dual Port Large RAM or Large RAM\_DP\_True. Module/IP Block Wizard allows you to generate the Verilog-HDL for the memory size as per design requirement. Module/IP Block Wizard generates the memory module shown in Figure 2.47.



Figure 2.47. True Dual-Port Large RAM Module Generated by Module/IP Block Wizard

The various ports and their definitions for True Dual-Port Large RAM are listed in Table 2.27. The table lists the corresponding ports for the module generated by Module/IP Block Wizard.

Table 2.27. Large RAM-Based True Dual-Port Memory Port Definitions

| Port Name        | Direction | Width                    | Description                                                                                                                                                         |
|------------------|-----------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| addr_a_i         | Input     | Port A Address Width     | Port A address                                                                                                                                                      |
| addr_b_i         | Input     | Port B Address Width     | Port B address                                                                                                                                                      |
| wr_data_a_i      | Input     | Port A Data Width        | Port A write data                                                                                                                                                   |
| wr_data_b_i      | Input     | Port B Data Width        | Port B write data                                                                                                                                                   |
| clk_i            | Input     | 1                        | Clock                                                                                                                                                               |
| dps_i            | Input     | 1                        | Dynamic Power Switching – when HIGH means the LRAM is in normal operation mode, when LOW means the LRAM is in low power mode, and write/read functions are stopped. |
| clk_en_a_i       | Input     | 1                        | Port A Clock Enable                                                                                                                                                 |
| clk_en_b_i       | Input     | 1                        | Port B Clock Enable                                                                                                                                                 |
| wr_en_a_i        | Input     | 1                        | Port A Write Enable                                                                                                                                                 |
| wr_en_b_i        | Input     | 1                        | Port B Write Enable                                                                                                                                                 |
| rst_a_i          | Input     | 1                        | Port A Reset                                                                                                                                                        |
| rst_b_i          | Input     | 1                        | Port B Reset                                                                                                                                                        |
| ben_a_i          | Input     | Port A Byte Enable Width | Port A Byte Enable port / Unaligned Access                                                                                                                          |
| ben_b_i          | Input     | Port B Byte Enable Width | Port B Byte Enable port / Unaligned Access                                                                                                                          |
| Iramready_o      | Output    | 1                        | When high means that the LRAM is ready for operation                                                                                                                |
| rd_datavalid_a_o | Output    | 1                        | When high means the current output values of rd_data_a_o and ecc_errdet_a_o are valid.                                                                              |
| rd_datavalid_b_o | Output    | 1                        | When high means the current output values of rd_data_b_o and ecc_errdet_b_o are valid.                                                                              |
| rd_data_a_o      | Output    | Port A Data Width        | Port A Output Data                                                                                                                                                  |

© 2018-2020 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



| Port Name      | Direction | Width             | Description                                                               |
|----------------|-----------|-------------------|---------------------------------------------------------------------------|
| rd_data_b_o    | Output    | Port B Data Width | Port B Output Data                                                        |
| ecc_errdet_a_o | Output    | 2                 | Port A ECC output result:<br>MSB – Two error detect                       |
|                |           |                   | LST – One error detect                                                    |
| ecc_errdet_b_o | Output    | 2                 | Port B ECC output result:  MSB – Two error detect  LST – One error detect |
| errdet_o       | Output    | 1                 | When HIGH means an error has occurred in the LRAM                         |

The various attributes available for the True Dual-Port Large RAM are listed in Table 2.28. Some of these attributes are user-selectable through the Module/IP on Local.

Table 2.28. Large RAM-Based True Dual-Port Memory Attribute Definitions

| Attribute                           | Description                                                                                                                                                            | Values                               | Default Value |
|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|---------------|
| General Attributes                  |                                                                                                                                                                        |                                      |               |
| Port A Address Depth <sup>1,2</sup> | Port A Address Depth                                                                                                                                                   | 2 – 131072                           | 16384         |
| Port A Data Width <sup>1,2</sup>    | Port A Data Width                                                                                                                                                      | 1-64                                 | 32            |
| Port B Address Depth <sup>1,2</sup> | Port B Address depth. <sup>1, 2</sup>                                                                                                                                  | 2 – 131072                           | 16384         |
| Port B Data Width <sup>1,2</sup>    | Port B Data word width. <sup>1, 2</sup>                                                                                                                                | 1-64                                 | 32            |
| Enable Output Register (Port A)     | Data Out port A (Q) can be registered or not using this selection.                                                                                                     | True, False                          | True          |
| Enable Output Register (Port B)     | Data Out port B (Q) can be registered or not using this selection.                                                                                                     | True, False                          | True          |
| Reset Assertion (Port A)            | Selection for the Port A Reset to be<br>Synchronous or Asynchronous to the Clock                                                                                       | async, sync                          | sync          |
| Reset Assertion (Port B)            | Selection for the Port B Reset to be<br>Synchronous or Asynchronous to the Clock                                                                                       | async, sync                          | sync          |
| Reset Deassertion (Port A)          | Selection for the Port A Reset Release to be<br>Synchronous or Asynchronous to the Clock                                                                               | async, sync                          | sync          |
| Reset Deassertion (Port B)          | Selection for the Port A Reset Release to be<br>Synchronous or Asynchronous to the Clock                                                                               | async, sync                          | sync          |
| Enable Byte Enable (Port A) 3, 4    | Enables Byte Enable function for port A's write port.                                                                                                                  | True, False                          | False         |
| Enable Byte Enable (Port B) 3, 4    | Enables Byte Enable function for port B's write port.                                                                                                                  | True, False                          | False         |
| Initialization Attributes           |                                                                                                                                                                        |                                      |               |
| Memory Initialization <sup>5</sup>  | Allows you to initialize their memories to all 1s, 0s, or providing custom initialization through a memory file.                                                       | none, all 0s, all 1s,<br>Memory file | none          |
| Memory File                         | When Memory file is selected, you can browse to the memory file for custom initialization of RAM.                                                                      | _                                    | none          |
| Memory File Format                  | This option allows you to select if the memory file is formatted as Binary or Hex. (See the Initialization File Formats section for details on the different formats.) | binary, hex                          | hex           |



| Miscellaneous Options              |                                                                                                                                                           |             |       |
|------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------|
| Write/Read Related                 |                                                                                                                                                           |             |       |
| Enable ECC <sup>4,6</sup>          | Enables ECC functionality of the IP                                                                                                                       | True, False | False |
| Enable Write-Through A             | Enable Write-Through mode for Port A                                                                                                                      | True, False | False |
| Enable Write-Through B             | Enable Write-Through mode for Port B                                                                                                                      | True, False | False |
| Enable Unaligned Read <sup>6</sup> | Enables the unaligned read functionality of<br>the Soft IP which shift the data out based<br>on the current port input at the time of the<br>read command | True, False | False |
| Others                             |                                                                                                                                                           |             |       |
| Enable Preserve Array              | Allows the LRAM to preserve the array when the IP is set to low power mode                                                                                | True, False | True  |
| Enable GSR                         | Enables the GSR to reset this IP                                                                                                                          | True, False | True  |

#### Notes:

- 1. For mixed width configurations total bit size must be equal (that is, ADEPTH\*ADATA = BDEPTH\*BDATA)
- 2. For mixed width configuration the ratio between ADATA and BDATA must be 2 or 4.
- 3. Byte-enable can only be enabed when ADATA >= 16 for port A, and/or BDATA >= 16 port B.
- 4. Byte-enable and ECC cannot be used simulateneously
- 5. Initialization files should be provided with respect to ADDR\_DEPTH\_A x DATA\_WIDTH\_A.
- 6. ECC and Unaligned Read can only be enabled when ADATA = BDATA = 32

### 2.13.1. Unaligned Access Feature

The Large RAM Module supports RISC-V compressed instruction chunks of data and shift them. If RISC-V needs to read the upper 16-bit of data in some address, it is very helpful to add support for shifting the upper 16 bits of output into the lower 16 bits, padding the upper bits with to 0. Unaligned Read enables this feature; Table 2.29 shows possible combinations for Unaligned Read shifting. The unaligned read pins are shared with the ben\_[x]\_i ports for True Dual Port Large RAM. Given this, you should be careful in changing the value of these signals. The port functions as byte-enabled during write-access and unaligned read during read-access.

Table 2.29. Unaligned Read shift function (True Dual Port LRAM)

| ben_[x]_i[1:0] | ben_[x]_i[2] = 0       | ben_[x]_i[2] = 1       |
|----------------|------------------------|------------------------|
| 00             | DOx=x[31:0] (no shift) | DOx=x[31:0] (no shift) |
| 01             | DOx={8'b0,x[31:8]}     | DOx={x[23:0],8'b0}     |
| 10             | DOx={16'b0,x[31:16]}   | DOx={x[15:0],16'b0}    |
| 11             | DOx={24'b0,x[31:24]}   | DOx={x[7:0],24'b0}     |

DO[x] refers to rd\_data\_[x]\_o output port of the Large RAM. Where [x] can be port a or b. Unaligned Read is only supported if DATA\_WIDTH\_A = DATA\_WIDTH\_B = 32.

You have the option to enable the output registers for True Dual Port Large RAM. The internal timing waveforms for True Dual Port Large RAM with these options are shown in Figure 2.48 and Figure 2.49. A sample waveform form for write-through without registered output is also provided in Figure 2.50.





Figure 2.48. Single Port LRAM Timing Waveform in NORMAL Mode, Without Output Registers



Figure 2.49. Single Port RAM Timing Waveform in NORMAL Mode, With Output Registers

© 2018-2020 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice





Figure 2.50. Single Port LRAM Timing Waveform in Write-Through Mode, Without Output Registers



# 2.14. Large Read-Only Memory (Large\_ROM)

Lattice CrossLink-NX and Certus-NX FPGAs support all the features of Large Read Only Memory Module. Module/IP Block Wizard allows you to generate the Verilog-HDL for the memory size as per design requirement.

Module/IP Block Wizard generates the memory module shown in Figure 2.51.



Figure 2.51. Large Read Only Memory Module Generated by Module/IP Block Wizard

The various ports and their definitions for Read Only Memory are listed in Table 2.30. The table lists the corresponding ports for the module generated by Module/IP Block Wizard.

**Table 2.30. Large Read Only Memory Port Definitions** 

| Port Name       | Direction | Width              | Description                                                                                                                                                   |
|-----------------|-----------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| rd_clk_i        | Input     | 1                  | Read Clock input                                                                                                                                              |
| rst_i           | Input     | 1                  | Output Reset                                                                                                                                                  |
| dps_i           | Input     | 1                  | Dynamic Power Switching – when HIGH means the LRAM is in normal operation mode, when LOW means the LRAM is in low power mode, and read functions are stopped. |
| rd_clk_en_i     | Input     | 1                  | Read Clock Enable                                                                                                                                             |
| rd_out_clk_en_i | Input     | 1                  | Read Out Clock Enable                                                                                                                                         |
| rd_en_i         | Input     | 1                  | Read Enable                                                                                                                                                   |
| rd_addr_i       | Input     | Read Address Width | Read Address                                                                                                                                                  |
| unaligned_i     | Input     | 4                  | Unaligned Access Port                                                                                                                                         |
| Iramready_o     | Output    | 1                  | When high means that the LRAM is ready for operation                                                                                                          |
| rd_datavalid_o  | Output    | 1                  | When high means the current output values of rd_data_o and ecc_errdet_o are valid.                                                                            |
| rd_data_o       | Output    | Read Data Width    | Read Data                                                                                                                                                     |
| errdet_o        | Output    | 1                  | When HIGH means an error has occurred in the LRAM                                                                                                             |
| ecc_errdet_o    | Output    | 2                  | ECC output result: MSB – Two error detect LST – One error detect                                                                                              |

The various attributes available for the Read Only Memory (ROM) are listed in Table 2.31. Some of these attributes are user-selectable through the Module/IP on Local.



**Table 2.31. Large Read Only Memory Attribute Definitions** 

| Attribute                 | Description                                                                                                                                                            | Values      | Default Value |
|---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|---------------|
| General Attributes        |                                                                                                                                                                        |             |               |
| Read Port Address Depth   | Read Port Address Depth                                                                                                                                                | 2 - 131072  | 16384         |
| Read Port Data Width      | Read Port Data Width                                                                                                                                                   | 1 - 64      | 32            |
| Enable Output Register    | Data Out (Q) can be registered or not using this selection.                                                                                                            | True, False | True          |
| Enable Output ClockEn     | Clock Enable for the output clock of (this option requires enabling output register)                                                                                   | True, False | False         |
| Reset Assertion           | Selection for the Reset to be Synchronous or Asynchronous to the Clock                                                                                                 | async, sync | sync          |
| Initialization Attributes |                                                                                                                                                                        |             |               |
| Memory Initialization     | Allows you to initialize the memory by providing a custom initialization through a memory file.                                                                        | Memory file | Memory file   |
| Memory File               | When Memory file is selected, you can browse to the memory file for custom initialization of RAM.                                                                      | _           | none          |
| Memory File Format        | This option allows you to select if the memory file is formatted as Binary or Hex. (See the Initialization File Formats section for details on the different formats.) | binary, hex | hex           |
| Miscellaneous Options     |                                                                                                                                                                        |             |               |
| Write/Read Related        |                                                                                                                                                                        |             |               |
| Enable ECC*               | Enables ECC functionality of the IP                                                                                                                                    | True, False | False         |
| Enable Unaligned Read*    | Enables the unaligned read functionality of<br>the Soft IP which shift the data out based<br>on the current port input at the time of the<br>read command              | True, False | False         |
| Others                    |                                                                                                                                                                        |             |               |
| Enable Preserve Array     | Allows the LRAM to preserve the array when the IP is set to low power mode                                                                                             | True, False | True          |
| Enable GSR                | Enables the GSR to reset this IP                                                                                                                                       | True, False | True          |

<sup>\*</sup> ECC and Unaligned Read can only be enabled when RDATA\_WIDTH = 32

### 2.14.1. Unaligned Access Feature

The Large RAM Module supports RISC-V compressed instruction chunks of data and shift them. If RISC-V needs to read the upper 16-bit of data in some address, it is very helpful to add support for shifting the upper 16 bits of output into the lower 16 bits, padding the upper bits with to 0. Unaligned Read enables this feature; Table 2.32 shows possible combinations for Unaligned Read shifting.

Table 2.32. Unaligned Read Shift Function (LROM)

| unaligned_i[1:0] | unaligned_i [2] = 0    | unaligned_i [2] = 1    |
|------------------|------------------------|------------------------|
| 00               | DOx=x[31:0] (no shift) | DOx=x[31:0] (no shift) |
| 01               | DOx={8'b0,x[31:8]}     | DOx={x[23:0],8'b0}     |
| 10               | DOx={16'b0,x[31:16]}   | DOx={x[15:0],16'b0}    |
| 11               | DOx={24'b0,x[31:24]}   | DOx={x[7:0],24'b0}     |

DOx refers to rd\_data\_o output port of the Large RAM.

Unaligned Read is only supported if RDATA\_WIDTH = 32.

The Large Read Only Memory timing waveforms are shown in Figure 2.52 and Figure 2.53.

© 2018-2020 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.





Figure 2.52. Large ROM Timing Diagram, Without Output Registers



Figure 2.53. Large ROM Timing Diagram, With Output Registers



### 3. IP Generation

Module/IP Block Wizard in Lattice Radiant Software allows you to generate, create, or open modules for the target device. From the Lattice Radiant Software, select the IP Catalog tab as shown in Figure 3.1.

The left pane of the IP Catalog window displays the module tree. You can utilize Module/IP on Local to specify a variety of memories in your designs. These modules are constructed using one or more memory primitives along with general purpose routing and LUTs (lookup tables) as required.

The memory modules are categorized as Memory\_Modules with EBR\_Components as sub-category. The available memory modules in the Lattice Radiant Software IP catalog are shown below

The right pane of the window shows the description of the selected module and provides links to the documentation.



Figure 3.1. MemoryModules Under Module/IP on Local in the Lattice Radiant Software

The following section shows an example of genera ting an EBR-based Pseudo Dual Port RAM of size 512 x 18.

To generate an EBR based Pseudo Dual Port RAM of size 512 x 18:

- 6. Double-click RAM\_DP under Memory\_Modules > EBR\_Components.
- 7. This opens the Module/IP Block Wizard. In the **Name & Location** page, fill out the information of the module to generate as shown in Figure 3.2. Click **Next**.

© 2018-2020 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.
All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.





Figure 3.2. Example: Generating Pseudo Dual Port RAM (RAM\_DP) Using Module/IP Block Wizard

8. In the IP Configuration page, customize the Dual Port RAM by selecting options as shown in Figure 3.3.



Figure 3.3. Example: Generating Pseudo Dual Port RAM (RAM\_DP) Module Customization

9. When all the options are set, click **Generate**.

This module, once in the Lattice Radiant project, can be instantiated within other modules.



# 4. PMI Support

The following sections discuss the different PMI modules which can be utilized for entering custom parameters for the single-port and pseudo dual-port RAM. If parameters are left unspecified during module instantiation, default values are used. Some parameters here are unused, and are added to maintain backward compatibility with older devices.

### 4.1. pmi\_ram\_dq

The following are port descriptions, Verilog and VHDL definitions, and parameter descriptions for pmi\_ram\_dq (Single Port Memory Module).

**Table 4.1. Single Port PMI Port Definitions** 

| Direction | Port Name | Туре | Size (Buses Only)      |
|-----------|-----------|------|------------------------|
| I         | Address   | Bus  | (pmi_addr_width - 1):0 |
| I         | Data      | Bus  | (pmi_data_width - 1):0 |
| I         | Clock     | Bit  | N/A                    |
| I         | ClockEn   | Bit  | N/A                    |
| I         | Reset     | Bit  | N/A                    |
| I         | WE        | Bit  | N/A                    |
| 0         | Q         | Bus  | (pmi_data_width - 1):0 |

**Table 4.2. Single Port PMI Attribute Definitions** 

| Attributes           | Description                                                                                                                                              | Values                                                      | Default Value |
|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|---------------|
| pmi_addr_depth       | Address depth of the read and write port                                                                                                                 | 2- <max can="" device="" fit="" in="" that="" the=""></max> | 512           |
| pmi_addr_width       | Address width of the read and write port                                                                                                                 | 1- <max can="" device="" fit="" in="" that="" the=""></max> | 9             |
| pmi_data_width       | Data word width of the Read and Write port                                                                                                               | 1–512                                                       | 18            |
| pmi_regmode          | Data Out port (Q) can be registered or not using this selection.                                                                                         | "reg", "noreg"                                              | "reg"         |
| pmi_gsr              | Sets if the global set/reset is enabled.                                                                                                                 | "enabled", "disable"                                        | "disable"     |
| pmi_resetmode        | Selection for the Reset to be Synchronous or Asynchronous to the Clock.                                                                                  | "async", "sync"                                             | "sync"        |
| pmi_optimization*    | Describes the synthesis directive if optimizing for area or speed                                                                                        | "speed", "area"                                             | "speed"       |
| pmi_init_file        | When Memory file is selected, you should set this parameter to the memory file.                                                                          | <file_path></file_path>                                     | "none"        |
| pmi_init_file_format | This option allows you to select if the memory file is formatted as Binary, Hex. (See the Initializing Memory section for details on different formats.) | "binary", "hex"                                             | "binary"      |
| pmi_write_mode       | Defines the write mode of the module.                                                                                                                    | "normal"                                                    | "normal"      |
| pmi_family**         | This option selects the product family used.                                                                                                             | "iCE40UP", "LIFCL", "LFD2NX", "common"                      | "common"      |
| module_type*         | Refers to the type of pmi module.                                                                                                                        | "pmi_ram_dq"                                                | "pmi_ram_dq"  |

<sup>\*</sup> unused.

© 2018-2020 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.
All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.

<sup>\*\*</sup> use pmi\_family = "common" if initialization is needed. pmi\_family = "common", requires 30-bits to be properly implemented (pmi\_addr\_depth x pmi\_data\_width >= 30)



### Verilog pmi ram dq Definition

```
module pmi ram dq
  #(parameter pmi addr depth = 512,
    parameter pmi addr width = 9
    parameter pmi data width = 18,
    parameter pmi regmode = "reg",
    parameter pmi_gsr = "disable",
   parameter pmi resetmode = "sync",
   parameter pmi optimization = "speed",
    parameter pmi_init_file = "none",
    parameter pmi init file format = "binary",
    parameter pmi write mode = "normal",
    parameter pmi family = "common",
   parameter module type = "pmi ram dq")
    (input [(pmi_data_width-1):0] Data,
    input [(pmi addr width-1):0] Address,
    input Clock,
    input ClockEn,
    input WE,
     input Reset,
     output [(pmi data width-1):0];
endmodule // pmi_ram_dq
```



### VHDL pmi ram dq Definition

```
component pmi ram dq is
   generic (
      pmi addr depth : integer := 512;
     pmi addr width : integer := 9;
     pmi data width : integer := 18;
      pmi_regmode : string := "reg";
      pmi gsr : string := "disable";
     pmi resetmode : string := "sync";
      pmi optimization : string := "speed";
     pmi init file : string := "none";
     pmi_init_file_format : string := "binary";
     pmi write mode : string := "normal";
     pmi family : string := "EC";
     module type : string := "pmi ram dq"
   );
  port (
   Data: in std logic vector((pmi data width-1) downto 0);
   Address: in std logic vector((pmi addr width-1) downto 0);
   Clock: in std logic;
   ClockEn: in std logic;
   WE: in std logic;
   Reset: in std logic;
    Q : out std_logic_vector((pmi_data_width-1) downto 0)
 );
 end component pmi ram dq;
```



# 4.2. pmi\_ram\_dq\_be

The following are port descriptions, Verilog and VHDL definitions, and parameter descriptions for pmi\_ram\_dq\_be (Single Port Memory Module with Byte-Enable).

Table 4.3. Single Port with Byte-Enable PMI Port Definitions

| Direction | Port Name | Туре | Size (Buses Only)                      |
|-----------|-----------|------|----------------------------------------|
| I         | Address   | Bus  | (pmi_addr_width - 1):0                 |
| I         | Data      | Bus  | (pmi_data_width - 1):0                 |
| I         | Clock     | Bit  | N/A                                    |
| I         | ClockEn   | Bit  | N/A                                    |
| I         | Reset     | Bit  | N/A                                    |
| I         | WE        | Bit  | N/A                                    |
| I         | ByteEn    | Bus  | (pmi_data_width/<br>pmi_byte_size-1):0 |
| 0         | Q         | Bus  | (pmi_data_width - 1):0                 |

Table 4.4. Single Port with Byte-Enable PMI Attribute Definitions

| Attributes            | Description                                                                                                                                              | Values                                                      | Default Value   |
|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|-----------------|
| pmi_addr_depth        | Address depth of the read and write port                                                                                                                 | 2- <max can="" device="" fit="" in="" that="" the=""></max> | 512             |
| pmi_addr_width        | Address width of the read and write port                                                                                                                 | 1- <max can="" device="" fit="" in="" that="" the=""></max> | 9               |
| pmi_data_width        | Data word width of the Read and Write port                                                                                                               | 1–512                                                       | 18              |
| pmi_regmode           | Data Out port (Q) can be registered or not using this selection.                                                                                         | "reg", "noreg"                                              | "reg"           |
| pmi_gsr               | Sets if the global set/reset is enabled.                                                                                                                 | "enabled", "disable"                                        | "disable"       |
| pmi_resetmode         | Selection for the Reset to be Synchronous or Asynchronous to the Clock.                                                                                  | "async", "sync"                                             | "sync"          |
| pmi_optimization*     | Describes the synthesis directive if optimizing for area or speed                                                                                        | "speed", "area"                                             | "speed"         |
| pmi_init_file*        | When Memory file is selected, you should set this parameter to the memory file.                                                                          | <file_path></file_path>                                     | "none"          |
| pmi_init_file_format* | This option allows you to select if the memory file is formatted as Binary, Hex. (See the Initializing Memory section for details on different formats.) | "binary", "hex"                                             | "binary"        |
| pmi_write_mode        | Defines the write mode of the module.                                                                                                                    | "normal"                                                    | "normal"        |
| pmi_family**          | This option selects the product family used.                                                                                                             | "iCE40UP", "LIFCL", "LFD2NX"                                | "common"        |
| pmi_byte_size         | Byte size. For LIFCL devices value should be 9 if pmi_data_width is divisible by 9, else 8. Also use 8 for iCE40UP devices.                              | 8,9                                                         | 9               |
| module_type*          | Refers to the type of pmi module.                                                                                                                        | "pmi_ram_dq_be"                                             | "pmi_ram_dq_be" |

<sup>\*</sup> unused. WARNING: Do not change the value of pmi\_init\_file, this PMI does not support initialization.

<sup>\*\*</sup> use pmi\_family = "<device>"



### Verilog pmi ram dq be Definition

```
module pmi ram dq be
  #(parameter pmi addr depth = 512,
   parameter pmi addr width = 9
    parameter pmi data width = 18,
   parameter pmi regmode = "reg",
   parameter pmi_gsr = "disable",
   parameter pmi resetmode = "sync",
   parameter pmi optimization = "speed",
   parameter pmi_init_file = "none",
   parameter pmi init file format = "binary",
    parameter pmi write mode = "normal",
   parameter pmi family = "common",
    parameter pmi byte size = 9,
    parameter module type = "pmi ram dq")
    (input [(pmi data width-1):0] Data,
    input [(pmi addr width-1):0] Address,
    input Clock,
    input ClockEn,
    input WE,
     input Reset,
     input [(pmi data width/pmi byte size-1):0] ByteEn,
     output [(pmi_data_width-1):0];
endmodule // pmi ram dq be
```

© 2018-2020 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



### VHDL pmi ram dq be Definition

```
component pmi ram dq be is
    generic (
      pmi addr depth : integer := 512;
      pmi addr width : integer := 9;
      pmi data width : integer := 18;
      pmi regmode : string := "reg";
      pmi gsr : string := "disable";
      pmi resetmode : string := "sync";
      pmi optimization : string := "speed";
      pmi init file : string := "none";
      pmi init file format : string := "binary";
      pmi write mode : string := "normal";
      pmi family : string := "common";
      pmi byte size : integer := 9;
      module_type : string := "pmi_ram_dq"
   );
  port (
   Data : in std_logic_vector((pmi_data_width-1) downto 0);
   Address: in std logic vector((pmi addr width-1) downto 0);
    Clock: in std logic;
   ClockEn: in std logic;
   WE: in std logic;
    Reset: in std logic;
    ByteEn : in std logic vector((pmi data width/pmi byte size -1) downto 0);
    Q : out std logic vector((pmi data width-1) downto 0)
 );
 end component pmi_ram_dq_be;
```



# 4.3. pmi\_ram\_dp

The following are port descriptions, Verilog and VHDL definitions, and parameter descriptions for pmi\_ram\_dp (Pseudo Dual Port Memory Module).

**Table 4.5. Pseudo Dual Port PMI Port Definitions** 

| Direction | Port Name | Туре | Size (Buses Only)         |
|-----------|-----------|------|---------------------------|
| I         | WrAddress | Bus  | (pmi_wr_addr_width - 1):0 |
| I         | RdAddress | Bus  | (pmi_rd_addr_width - 1):0 |
| I         | Data      | Bus  | (pmi_wr_data_width - 1):0 |
| I         | RdClock   | Bit  | N/A                       |
| I         | RdClockEn | Bit  | N/A                       |
| I         | Reset     | Bit  | N/A                       |
| l         | WrClock   | Bit  | N/A                       |
| I         | WrClockEn | Bit  | N/A                       |
| I         | WE        | Bit  | N/A                       |
| 0         | Q         | Bus  | (pmi_rd_data_width - 1):0 |

**Table 4.6. Pseudo Dual Port PMI Attribute Definitions** 

| Attributes           | Description                                                                                                                       | Values                                                      | Default Value |
|----------------------|-----------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|---------------|
| pmi_wr_addr_depth    | Write Port Address depth.                                                                                                         | 2- <max can="" device="" fit="" in="" that="" the=""></max> | 512           |
| pmi_wr_addr_width    | Write Port Address width. Equal to log <sub>2</sub> (pmi_wr_addr_depth)                                                           | 1– <max can="" device="" fit="" in="" that="" the=""></max> | 9             |
| pmi_wr_data_width    | Write Port Data word width.                                                                                                       | 1–512                                                       | 18            |
| pmi_rd_addr_depth    | Read Port Address depth.                                                                                                          | 2- <max can="" device="" fit="" in="" that="" the=""></max> | 512           |
| pmi_rd_addr_width    | Read Port Address width. Equal to log <sub>2</sub> (pmi_rd_addr_depth)                                                            | 1– <max can="" device="" fit="" in="" that="" the=""></max> | 9             |
| pmi_rd_data_width    | Read Port Data word width.                                                                                                        | 1–512                                                       | 18            |
| pmi_regmode          | Data Out port (Q) can be registered or not using this selection.                                                                  | "reg", "noreg"                                              | "reg"         |
| pmi_gsr              | Sets if the global set/reset is enabled.                                                                                          | "enabled", "disable"                                        | "disable"     |
| pmi_resetmode*       | Selection for the Reset to be Synchronous or Asynchronous to the Clock.                                                           | "async", "sync"                                             | "sync"        |
| pmi_optimization     | Describes the synthesis directive if optimizing for area or speed                                                                 | "speed", "area"                                             | "speed"       |
| pmi_init_file        | When Memory file is selected, user should set this parameter to the memory file.                                                  | <file_path></file_path>                                     | "none"        |
| pmi_init_file_format | This option allows users to select if the memory file is formatted as Binary, Hex. (Check Sec.5 for details on different formats) | "binary", "hex"                                             | "binary"      |
| pmi_family**         | Defines the FPGA family being used in the module                                                                                  | "iCE40UP", "LIFCL", "LFD2NX", "common"                      | "common"      |
| module_type*         | Refers to the type of pmi module.                                                                                                 | "pmi_ram_dp"                                                | "pmi_ram_dp"  |

<sup>\*</sup> unused.

© 2018-2020 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.

<sup>\*\*</sup> use pmi\_family = "common" if initialization is needed. pmi\_family = "common", requires 30-bits to be properly implemented (pmi\_wr\_addr\_depth x pmi\_wr\_data\_width >= 30), use pmi\_family = "<device>" if mixed-width is needed. Mixed-width + initialization is NOT supported.



### Verilog pmi ram dp Definition

```
module pmi ram dp
  #(parameter pmi wr addr depth = 512,
    parameter pmi wr addr width = 9,
    parameter pmi wr data width = 18,
   parameter pmi rd addr depth = 512,
   parameter pmi rd addr width = 9,
   parameter pmi rd data width = 18,
   parameter pmi regmode = "reg",
   parameter pmi_gsr = "disable",
    parameter pmi resetmode = "sync",
   parameter pmi optimization = "speed",
   parameter pmi init file = "none",
   parameter pmi init file format = "binary",
    parameter pmi_family = "common",
    parameter module type = "pmi ram dp")
    (input [(pmi wr data width-1):0] Data,
    input [(pmi wr addr width-1):0] WrAddress,
    input [(pmi rd addr width-1):0] RdAddress,
     input WrClock,
    input RdClock,
     input WrClockEn,
     input RdClockEn,
     input WE,
     input Reset,
     output [(pmi_rd_data_width-1):0] Q);
endmodule // pmi ram dp
```



### VHDL pmi ram dp Definition

```
component pmi ram dp is
    generic (
       pmi wr addr depth : integer := 512;
       pmi wr addr width : integer := 9;
      pmi wr data width : integer := 18;
       pmi rd addr depth : integer := 512;
       pmi rd addr width : integer := 9;
      pmi rd data width : integer := 18;
       pmi regmode : string := "reg";
      pmi gsr : string := "disable";
      pmi resetmode : string := "sync";
      pmi optimization : string := "speed";
       pmi init file : string := "none";
      pmi init file format : string := "binary";
      pmi family : string := "common";
      module type : string := "pmi ram dp"
   );
   port (
    Data: in std logic vector((pmi wr data width-1) downto 0);
    WrAddress: in std logic vector((pmi wr addr width-1) downto 0);
    RdAddress: in std logic vector((pmi rd addr width-1) downto 0);
    WrClock: in std logic;
    RdClock: in std logic;
    WrClockEn: in std logic;
    RdClockEn: in std logic;
    WE: in std logic;
    Reset: in std logic;
    Q : out std logic vector((pmi rd data width-1) downto 0)
  );
 end component pmi ram dp;
```

© 2018-2020 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



# 4.4. pmi\_ram\_dp\_be

The following are port descriptions, Verilog and VHDL definitions, and parameter descriptions for pmi\_ram\_dp\_be (Pseudo Dual Port Memory Module).

Table 4.7. Pseudo Dual Port with Byte Enable PMI Port Definitions

| Direction | Port Name | Туре | Size (Buses Only)                   |
|-----------|-----------|------|-------------------------------------|
| I         | WrAddress | Bus  | (pmi_wr_addr_width - 1):0           |
| I         | RdAddress | Bus  | (pmi_rd_addr_width - 1):0           |
| I         | Data      | Bus  | (pmi_wr_data_width - 1):0           |
| I         | RdClock   | Bit  | N/A                                 |
| I         | RdClockEn | Bit  | N/A                                 |
| I         | Reset     | Bit  | N/A                                 |
| I         | WrClock   | Bit  | N/A                                 |
| I         | WrClockEn | Bit  | N/A                                 |
| I         | WE        | Bit  | N/A                                 |
| I         | ByteEn    | Bus  | (pmi_data_width/ pmi_byte_size-1):0 |
| 0         | Q         | Bus  | (pmi_rd_data_width - 1):0           |

Table 4.8. Pseudo Dual Port with Byte Enable PMI Attribute Definitions

| Attributes                        | Description                                                                                                                       | Values                                                      | Default Value   |
|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|-----------------|
| pmi_wr_addr_depth                 | Write Port Address depth.                                                                                                         | 2- <max can="" device="" fit="" in="" that="" the=""></max> | 512             |
| pmi_wr_addr_width                 | Write Port Address width. Equal to log <sub>2</sub> (pmi_wr_addr_depth)                                                           | 1— <max can="" device="" fit="" in="" that="" the=""></max> | 9               |
| pmi_wr_data_width                 | Write Port Data word width.                                                                                                       | 1–512                                                       | 18              |
| pmi_rd_addr_depth                 | Read Port Address depth.                                                                                                          | 2- <max can="" device="" fit="" in="" that="" the=""></max> | 512             |
| pmi_rd_addr_width                 | Read Port Address width. Equal to log <sub>2</sub> (pmi_rd_addr_depth)                                                            | 1- <max can="" device="" fit="" in="" that="" the=""></max> | 9               |
| pmi_rd_data_width                 | Read Port Data word width.                                                                                                        | 1–512                                                       | 18              |
| pmi_regmode                       | Data Out port (Q) can be registered or not using this selection.                                                                  | "reg", "noreg"                                              | "reg"           |
| pmi_gsr                           | Sets if the global set/reset is enabled.                                                                                          | "enabled", "disable"                                        | "disable"       |
| pmi_resetmode <sup>1</sup>        | Selection for the Reset to be Synchronous or Asynchronous to the Clock.                                                           | "async", "sync"                                             | "sync"          |
| pmi_optimization                  | Describes the synthesis directive if optimizing for area or speed                                                                 | "speed", "area"                                             | "speed"         |
| pmi_init_file <sup>1</sup>        | When Memory file is selected, user should set this parameter to the memory file.                                                  | <file_path></file_path>                                     | "none"          |
| pmi_init_file_format <sup>1</sup> | This option allows users to select if the memory file is formatted as Binary, Hex. (Check Sec.5 for details on different formats) | "binary", "hex"                                             | "binary"        |
| pmi_family <sup>2</sup>           | Defines the FPGA family being used in the module                                                                                  | "iCE40UP", "LIFCL", "LFD2NX"                                | "common"        |
| pmi_byte_size                     | Byte size. For LIFCL devices value should be 9 if pmi_data_width is divisible by 9, else 8. Also use 8 for iCE40UP devices.       | 8,9                                                         | 9               |
| module_type <sup>1</sup>          | Refers to the type of pmi module.                                                                                                 | "pmi_ram_dp_be"                                             | "pmi_ram_dp_be" |

#### Notes:

- 1. Unused. WARNING: Do not change the value of pmi\_init\_file, this PMI does not support initialization.
- 2. use pmi\_family = "<device>", mixed-width byte-enable only applies to W/R <= 4 for Crosslink-NX and Certus-NX and W/R <= 2 for iCE40 UltraPlus.

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.

© 2018-2020 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.



### Verilog pmi ram dp be Definition

```
module pmi ram dp be
  #(parameter pmi wr addr depth = 512,
    parameter pmi wr addr width = 9,
   parameter pmi wr data width = 18,
   parameter pmi rd addr depth = 512,
   parameter pmi rd addr width = 9,
   parameter pmi rd data width = 18,
   parameter pmi regmode = "reg",
   parameter pmi_gsr = "disable",
   parameter pmi resetmode = "sync",
   parameter pmi optimization = "speed",
   parameter pmi_init_file = "none",
    parameter pmi init file format = "binary",
    parameter pmi_family = "common",
   parameter pmi byte size = 9,
    parameter module type = "pmi ram dp")
    (input [(pmi wr data width-1):0] Data,
    input [(pmi wr addr width-1):0] WrAddress,
     input [(pmi rd addr width-1):0] RdAddress,
    input WrClock,
    input RdClock,
    input WrClockEn,
     input RdClockEn,
    input WE,
     input Reset,
     input [(pmi wr data width/pmi byte size)-1:0] ByteEn,
     output [(pmi rd data width-1):0] Q);
endmodule // pmi ram dp be
```

© 2018-2020 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.
All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



### VHDL pmi ram dp be Definition

```
component pmi ram dp be is
    generic (
       pmi wr addr depth : integer := 512;
       pmi wr addr width : integer := 9;
      pmi wr data width : integer := 18;
       pmi rd addr depth : integer := 512;
       pmi rd addr width : integer := 9;
      pmi rd data width : integer := 18;
       pmi regmode : string := "reg";
      pmi gsr : string := "disable";
      pmi resetmode : string := "sync";
       pmi optimization : string := "speed";
       pmi init file : string := "none";
      pmi init file format : string := "binary";
      pmi family : string := "common";
      pmi byte size : integer := 9;
      module type : string := "pmi ram dp be"
   );
   port (
    Data: in std logic vector((pmi wr data width-1) downto 0);
    WrAddress: in std logic vector((pmi wr addr width-1) downto 0);
    RdAddress: in std logic vector((pmi rd addr_width-1) downto 0);
    WrClock: in std logic;
    RdClock: in std logic;
    WrClockEn: in std logic;
    RdClockEn: in std logic;
    WE: in std logic;
    Reset: in std logic;
    ByteEn : in std logic vector((pmi wr data width/pmi byte size -1) downto 0);
    Q : out std logic vector((pmi rd data width-1) downto 0)
  );
 end component pmi_ram dp be;
```



# 4.5. pmi\_rom

The following are port descriptions, Verilog and VHDL definitions, and parameter descriptions for pmi\_rom (Read Only Memory Module).

**Table 4.9. Read Only Memory PMI Port Definitions** 

| Direction | Port Name  | Туре | Size (Buses Only)       |
|-----------|------------|------|-------------------------|
| I         | Address    | Bus  | (pmi_ addr_width - 1):0 |
| I         | OutClock   | Bus  | N/A                     |
| I         | OutClockEn | Bus  | N/A                     |
| I         | Reset      | Bit  | N/A                     |
| 0         | Q          | Bus  | (pmi_data_width - 1):0  |

**Table 4.10. Read Only Memory PMI Attribute Definitions** 

| Attributes           | Description                                                                                                                       | Values                                                      | Default Value |
|----------------------|-----------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|---------------|
| pmi_addr_depth       | Address depth.                                                                                                                    | 2- <max can="" device="" fit="" in="" that="" the=""></max> | 512           |
| pmi_addr_width       | Address width. Equal to log <sub>2</sub> (pmi_wr_addr_depth)                                                                      | 1– <max can="" device="" fit="" in="" that="" the=""></max> | 9             |
| pmi_data_width       | Data word width.                                                                                                                  | 1–512                                                       | 18            |
| pmi_regmode          | Data Out port (Q) can be registered or not using this selection.                                                                  | "reg", "noreg"                                              | "reg"         |
| pmi_gsr              | Sets if the global set/reset is enabled.                                                                                          | "enabled", "disable"                                        | "disable"     |
| pmi_resetmode        | Selection for the Reset to be Synchronous or Asynchronous to the Clock.                                                           | "async", "sync"                                             | "sync"        |
| pmi_optimization*    | Describes the synthesis directive if optimizing for area or speed                                                                 | "speed", "area"                                             | "speed"       |
| pmi_init_file        | When Memory file is selected, user should set this parameter to the memory file.                                                  | <file_path></file_path>                                     | "none"        |
| pmi_init_file_format | This option allows users to select if the memory file is formatted as Binary, Hex. (Check Sec.5 for details on different formats) | "binary", "hex"                                             | "binary"      |
| pmi_family**         | Defines the FPGA family being used in the module                                                                                  | "iCE40UP", "LIFCL"                                          | "common"      |
| module_type*         | Refers to the type of pmi module.                                                                                                 | "pmi_rom"                                                   | "pmi_rom"     |

<sup>\*</sup> unused.

<sup>\*\*</sup> use only pmi\_family = "common". This pmi requires 30-bits to be properly implemented (pmi\_addr\_depth x pmi\_data\_width >= 30)



#### Verilog pmi rom Definition

```
module pmi rom # (
    parameter pmi addr depth = 512,
   parameter pmi addr width = 9
   parameter pmi data width = 8,
   parameter pmi regmode = "reg",
   parameter pmi_gsr = "disable",
   parameter pmi resetmode = "sync",
   parameter pmi optimization = "speed",
   parameter pmi_init_file = "none",
   parameter pmi_init file format = "binary",
   parameter pmi family = "common",
    parameter module type = "pmi rom"
)(input [(pmi addr width-1):0]
                                  Address,
     input OutClock,
     input OutClockEn,
    input Reset,
     output [(pmi data width-1):0] Q)
endmodule // pmi rom
```

#### VHDL pmi rom Definition

```
component pmi rom is
    generic (
      pmi addr depth : integer := 512;
       pmi addr width : integer := 9;
       pmi data width : integer := 8;
       pmi regmode : string := "reg";
      pmi_gsr : string := "disable";
      pmi resetmode : string := "sync";
       pmi optimization : string := "speed";
       pmi init file : string := "none";
      pmi init file format : string := "binary";
      pmi family : string := "common";
      module type : string := "pmi rom"
   );
   port (
    Address: in std logic vector((pmi addr width-1) downto 0);
    OutClock: in std logic;
    OutClockEn: in std logic;
    Reset: in std logic;
    Q : out std logic vector((pmi data width-1) downto 0)
  );
  end component pmi rom;
```

© 2018-2020 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice



# 4.6. pmi\_ram\_dp\_true

The following are port descriptions, Verilog and VHDL definitions, and parameter descriptions for pmi\_ram\_dp (Pseudo Dual Port Memory Module).

**Table 4.11. True Dual Port PMI Port Definitions** 

| Direction | Port Name | Туре | Size (Buses Only)         |
|-----------|-----------|------|---------------------------|
| l         | AddressA  | Bus  | (pmi_addr_width_a - 1):0  |
| l         | AddressB  | Bus  | (pmi_addr_width_b - 1):0  |
| I         | DataInA   | Bus  | (pmi_data_width_a – 1):0  |
| l         | DataInB   | Bus  | (pmi_data_width_b - 1):0  |
| I         | ClockA    | Bit  | N/A                       |
| I         | ClockB    | Bit  | N/A                       |
| I         | ClockEnA  | Bit  | N/A                       |
| l         | ClockEnB  | Bit  | N/A                       |
| I         | WrA       | Bit  | N/A                       |
| I         | WrB       | Bit  | N/A                       |
| l         | ResetA    | Bit  | N/A                       |
| I         | ResetB    | Bit  | N/A                       |
| 0         | QA        | Bus  | (pmi_ data_width_a - 1):0 |
| 0         | QB        | Bus  | (pmi_ data_width_b - 1):0 |



### **Table 4.12. True Dual Port PMI Attribute Definitions**

| Attributes           | Description                                                                                                                       | Values                                                      | Default Value     |
|----------------------|-----------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|-------------------|
| pmi_addr_depth_a     | Port A Address depth.                                                                                                             | 2- <max can="" device="" fit="" in="" that="" the=""></max> | 512               |
| pmi_addr_width_a     | Port A Address width. Equal to log <sub>2</sub> (pmi_addr_depth_a).                                                               | 1- <max can="" device="" fit="" in="" that="" the=""></max> | 9                 |
| pmi_data_width_a     | Port A Data word width.                                                                                                           | 1–512                                                       | 18                |
| pmi_addr_depth_b     | Port B Address depth.                                                                                                             | 2- <max can="" device="" fit="" in="" that="" the=""></max> | 512               |
| pmi_addr_width_b     | Port B Address width. Equal to log <sub>2</sub> (pmi_addr_depth_b).                                                               | 1- <max can="" device="" fit="" in="" that="" the=""></max> | 9                 |
| pmi_data_width_b     | Port B Data word width.                                                                                                           | 1–512                                                       | 18                |
| pmi_regmode_a        | Data Out for port A (Q) can be registered or not using this selection.                                                            | "reg", "noreg"                                              | "reg"             |
| pmi_regmode_b        | Data Out for port B (Q) can be registered or not using this selection.                                                            | "reg", "noreg"                                              | "reg"             |
| pmi_gsr              | Sets if the global set/reset is enabled.                                                                                          | "enabled", "disable"                                        | "disable"         |
| pmi_resetmode        | Selection for the Reset to be Synchronous or Asynchronous to the Clock.                                                           | "async", "sync"                                             | "sync"            |
| pmi_optimization*    | Describes the synthesis directive if optimizing for area or speed                                                                 | "speed", "area"                                             | "speed"           |
| pmi_init_file        | When Memory file is selected, user should set this parameter to the memory file.                                                  | <file_path></file_path>                                     | "none"            |
| pmi_init_file_format | This option allows users to select if the memory file is formatted as Binary, Hex. (Check Sec.5 for details on different formats) | "binary", "hex"                                             | "binary"          |
| pmi_write_mode_a     | Defines the write mode of the module's port A.                                                                                    | "normal"                                                    | "normal"          |
| pmi_write_mode_b     | Defines the write mode of the module's port B.                                                                                    | "normal"                                                    | "normal"          |
| pmi_family**         | Defines the FPGA family being used in the module                                                                                  | "LIFCL"                                                     | "common"          |
| module_type*         | Refers to the type of pmi module.                                                                                                 | "pmi_ram_dp_true"                                           | "pmi_ram_dp_true" |

<sup>\*</sup> unused.

<sup>\*\*</sup> use pmi\_family = "common" if initialization is needed. pmi\_family = "common", requires 30-bits to be properly implemented (pmi\_addr\_depth\_a x pmi\_data\_width\_a >= 30), use pmi\_family = "<device>" if mixed-width is needed. Mixed-width + initialization is NOT supported.



### Verilog pmi ram dp true Definition

```
module pmi ram dp true
  #(parameter pmi addr depth a = 512,
    parameter pmi addr width a = 9,
    parameter pmi data width a = 18,
    parameter pmi addr depth b = 512,
   parameter pmi_addr_width b = 9,
   parameter pmi data width b = 18,
    parameter pmi regmode a = "reg",
    parameter pmi regmode b = "reg",
   parameter pmi gsr = "disable",
    parameter pmi resetmode = "sync",
   parameter pmi_optimization = "speed",
    parameter pmi init file = "none",
   parameter pmi init file format = "binary",
   parameter pmi_write mode a = "normal",
    parameter pmi write mode b = "normal",
    parameter pmi family = "common",
    parameter module_type = "pmi_ram_dp_true")
    (input [(pmi data width a-1):0] DataInA,
    input [(pmi data width b-1):0] DataInB,
    input [(pmi addr width a-1):0] AddressA,
     input [(pmi addr width b-1):0] AddressB,
     input ClockA,
     input ClockB,
     input ClockEnA,
     input ClockEnB,
     input WrA,
     input WrB,
     input ResetA,
     input ResetB,
     output [(pmi_data_width_a-1):0] QA,
     output [(pmi data width b-1):0] QB);
endmodule // pmi ram dp true
```



#### VHDL pmi ram dp true Definition

```
component pmi ram dp true is
    generic (
       pmi addr depth a : integer := 512;
       pmi addr width a : integer := 9;
      pmi data width a : integer := 18;
       pmi addr depth b : integer := 512;
       pmi addr width b : integer := 9;
       pmi data width b : integer := 18;
       pmi regmode a : string := "reg";
       pmi regmode b : string := "reg";
      pmi gsr : string := "disable";
       pmi resetmode : string := "sync";
       pmi optimization : string := "speed";
      pmi init file : string := "none";
       pmi init file format : string := "binary";
       pmi write mode a : string := "normal";
      pmi write mode b : string := "normal";
       pmi family : string := "common";
      module type : string := "pmi ram dp true"
   );
   port (
    DataInA: in std logic vector((pmi data width a-1) downto 0);
    DataInB : in std logic vector((pmi data width b-1) downto 0);
    AddressA: in std logic vector((pmi addr width a-1) downto 0);
    AddressB : in std logic vector((pmi addr_width_b-1) downto 0);
    ClockA: in std logic;
    ClockB: in std logic;
    ClockEnA: in std logic;
    ClockEnB: in std logic;
    WrA: in std logic;
    WrB: in std logic;
    ResetA: in std logic;
    ResetB: in std logic;
    QA : out std logic vector((pmi data width a-1) downto 0);
    QB : out std logic vector((pmi data width b-1) downto 0)
  );
  end component pmi ram dp true;
```

© 2018-2020 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice



# 4.7. pmi\_distributed\_spram

The following are port descriptions, Verilog and VHDL definitions, and parameter descriptions for pmi\_distributed\_spram (Single Port Memory Module – Distributed Memory). This IP is only available on LIFCL and LFD2NX devices.

Table 4.13. Single Port - Distributed Memory PMI Port Definitions

| Direction | Port Name | Туре | Size (Buses Only)      |
|-----------|-----------|------|------------------------|
| I         | Address   | Bus  | (pmi_addr_width - 1):0 |
| I         | Data      | Bus  | (pmi_data_width - 1):0 |
| I         | Clock     | Bit  | N/A                    |
| I         | ClockEn   | Bit  | N/A                    |
| I         | Reset     | Bit  | N/A                    |
| I         | WE        | Bit  | N/A                    |
| 0         | Q         | Bus  | (pmi_data_width - 1):0 |

Table 4.14. Single Port – Distributed Memory PMI Attribute Definitions

| Attributes           | Description                                                                                                                       | Values                                                      | Default Value           |
|----------------------|-----------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|-------------------------|
| pmi_addr_depth       | Address depth of the read and write port                                                                                          | 2- <max can="" device="" fit="" in="" that="" the=""></max> | 32                      |
| pmi_addr_width       | Address width of the read and write port                                                                                          | 1- <max can="" device="" fit="" in="" that="" the=""></max> | 5                       |
| pmi_data_width       | Data word width of the Read and Write port                                                                                        | 1–512                                                       | 8                       |
| pmi_regmode          | Data Out port (Q) can be registered or not using this selection.                                                                  | "reg", "noreg"                                              | "reg"                   |
| pmi_init_file        | When Memory file is selected, user should set this parameter to the memory file.                                                  | <file_path></file_path>                                     | "none"                  |
| pmi_init_file_format | This option allows users to select if the memory file is formatted as Binary, Hex. (Check Sec.5 for details on different formats) | "binary", "hex"                                             | "binary"                |
| pmi_family           | This option selects the product family used. Defaults to common.                                                                  | "LIFCL", "LFD2NX"                                           | "common"                |
| module_type          | Refers to the type of pmi module.                                                                                                 | "pmi_distributed_spram"                                     | "pmi_distributed_spram" |



# Verilog pmi distributed spram Definition

```
module pmi distributed spram
  #(parameter pmi addr depth = 32,
   parameter pmi addr width = 5,
   parameter pmi data width = 8,
    parameter pmi regmode = "reg",
   parameter pmi_init_file = "none",
    parameter pmi init file format = "binary",
   parameter pmi_family = "common",
    parameter module type = "pmi distributed spram")
     input [(pmi addr width-1):0] Address,
    input [(pmi data width-1):0] Data,
     input Clock,
     input ClockEn,
     input WE,
     input Reset,
     output [(pmi_data_width-1):0] Q);
endmodule // pmi distributed spram
```

#### VHDL pmi distributed spram Definition

```
component pmi distributed spram is
   generic (
    pmi addr depth : integer := 32;
     pmi addr width : integer := 5;
     pmi data width : integer := 8;
     pmi regmode : string := "reg";
    pmi init file : string := "none";
     pmi init file format : string := "binary";
     pmi family : string := "common";
    module type : string := "pmi distributed spram"
  );
  port (
   Address: in std logic vector((pmi addr width-1) downto 0);
   Data : in std logic vector((pmi data width-1) downto 0);
   Clock: in std logic;
   ClockEn: in std logic;
  WE: in std logic;
  Reset: in std logic;
   Q : out std logic vector((pmi data width-1) downto 0)
 );
end component pmi distributed spram;
```

© 2018-2020 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice



# 4.8. pmi\_distributed\_dpram

The following are port descriptions, Verilog and VHDL definitions, and parameter descriptions for pmi\_distributed\_dpram (Pseudo Dual Port Memory Module). This IP is only available on LIFCL and LFD2NX devices.

**Table 4.15. Distributed Pseudo Dual Port PMI Port Definitions** 

| Direction | Port Name | Туре | Size (Buses Only)      |
|-----------|-----------|------|------------------------|
| 1         | WrAddress | Bus  | (pmi_addr_width - 1):0 |
| 1         | RdAddress | Bus  | (pmi_addr_width - 1):0 |
| I         | Data      | Bus  | (pmi_data_width - 1):0 |
| I         | RdClock   | Bit  | N/A                    |
| I         | RdClockEn | Bit  | N/A                    |
| I         | Reset     | Bit  | N/A                    |
| I         | WrClock   | Bit  | N/A                    |
| I         | WrClockEn | Bit  | N/A                    |
| I         | WE        | Bit  | N/A                    |
| 0         | Q         | Bus  | (pmi_data_width - 1):0 |

**Table 4.16. Distributed Pseudo Dual Port PMI Attribute Definitions** 

| Attributes           | Description                                                                                                                       | Values                                                      | Default Value |
|----------------------|-----------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|---------------|
| pmi_addr_depth       | Write Port Address depth.                                                                                                         | 2- <max can="" device="" fit="" in="" that="" the=""></max> | 32            |
| pmi_addr_width       | Write Port Address width. Equal to log <sub>2</sub> (pmi_addr_depth)                                                              | 1- <max can="" device="" fit="" in="" that="" the=""></max> | 5             |
| pmi_data_width       | Write Port Data word width.                                                                                                       | 1–512                                                       | 8             |
| pmi_regmode          | Data Out port (Q) can be registered or not using this selection.                                                                  | "reg", "noreg"                                              | "reg"         |
| pmi_init_file        | When Memory file is selected, user should set this parameter to the memory file.                                                  | <file_path></file_path>                                     | "none"        |
| pmi_init_file_format | This option allows users to select if the memory file is formatted as Binary, Hex. (Check Sec.5 for details on different formats) | "binary", "hex"                                             | "binary"      |
| pmi_family           | Defines the FPGA family being used in the module                                                                                  | "LIFCL", "LFD2NX"                                           | "common"      |
| module_type          | Refers to the type of pmi module.                                                                                                 | "pmi_ram_dp"                                                | "pmi_ram_dp"  |



#### Verilog pmi distributed dpram Definition

```
module pmi distributed dpram # (
    parameter pmi addr depth = 32,
    parameter pmi addr width = 5,
    parameter pmi data width = 8,
    parameter pmi regmode = "reg",
   parameter pmi_init_file = "none",
   parameter pmi init file format = "binary",
   parameter pmi family = "common",
    parameter module type = "pmi distributed dpram"
    input [(pmi addr width-1):0] WrAddress,
    input [(pmi data width-1):0] Data,
   input WrClock,
    input WE,
   input WrClockEn,
    input [(pmi addr width-1):0] RdAddress,
    input RdClock,
   input RdClockEn,
    input Reset,
   output [(pmi data width-1):0] Q
);
```

#### VHDL pmi distributed dpram Definition

```
component pmi distributed dpram is
     generic (
       pmi addr depth : integer := 32;
       pmi addr width : integer := 5;
       pmi data width : integer := 8;
       pmi regmode : string := "reg";
       pmi init file : string := "none";
       pmi init file format : string := "binary";
       pmi family : string := "common";
       module type : string := "pmi distributed dpram"
    );
    port (
    WrAddress : in std logic vector((pmi addr width-1) downto 0);
    Data: in std logic vector((pmi data width-1) downto 0);
    WrClock: in std logic;
    WE: in std logic;
     WrClockEn: in std logic;
     RdAddress: in std logic vector((pmi addr width-1) downto 0);
    RdClock: in std logic;
    RdClockEn: in std logic;
    Reset: in std logic;
     Q : out std logic vector((pmi data width-1) downto 0)
  end component pmi distributed dpram;
```

© 2018-2020 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



# 4.9. pmi\_distributed\_rom

The following are port descriptions, Verilog and VHDL definitions, and parameter descriptions for pmi\_rom (Read Only Memory Module). This IP is only available on LIFCL and LFD2NX devices.

**Table 4.17. Read Only Memory PMI Port Definitions** 

| Direction | Port Name  | Туре | Size (Buses Only)       |
|-----------|------------|------|-------------------------|
| I         | Address    | Bus  | (pmi_ addr_width - 1):0 |
| I         | OutClock   | Bus  | N/A                     |
| I         | OutClockEn | Bus  | N/A                     |
| I         | Reset      | Bit  | N/A                     |
| 0         | Q          | Bus  | (pmi_data_width - 1):0  |

**Table 4.18. Read Only PMI Memory Attribute Definitions** 

| Attributes           | Description                                                                                                                       | Values                                                      | Default Value         |
|----------------------|-----------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|-----------------------|
| pmi_addr_depth       | Address depth.                                                                                                                    | 2- <max can="" device="" fit="" in="" that="" the=""></max> | 32                    |
| pmi_addr_width       | Address width. Equal to log <sub>2</sub> (pmi_addr_depth)                                                                         | 1— <max can="" device="" fit="" in="" that="" the=""></max> | 5                     |
| pmi_data_width       | Data word width.                                                                                                                  | 1–512                                                       | 8                     |
| pmi_regmode          | Data Out port (Q) can be registered or not using this selection.                                                                  | "reg", "noreg"                                              | "reg"                 |
| pmi_init_file        | When Memory file is selected, user should set this parameter to the memory file.                                                  | <file_path></file_path>                                     | "none"                |
| pmi_init_file_format | This option allows users to select if the memory file is formatted as Binary, Hex. (Check Sec.5 for details on different formats) | "binary", "hex"                                             | "binary"              |
| pmi_family           | Defines the FPGA family being used in the module                                                                                  | "LIFCL", "LFD2NX"                                           | "common"              |
| module_type          | Refers to the type of pmi module.                                                                                                 | "pmi_distributed_rom"                                       | "pmi_distributed_rom" |



#### Verilog pmi rom Definition

```
module pmi_distributed_rom
  #(parameter pmi_addr_depth = 32,
    parameter pmi_addr_width = 5,
    parameter pmi_data_width = 8,
    parameter pmi_regmode = "reg",
    parameter pmi_init_file = "none",
    parameter pmi_init_file_format = "binary",
    parameter pmi_family = "common",
    parameter module_type = "pmi_distributed_rom")
    (
      input [(pmi_addr_width-1):0] Address,
      input OutClock,
      input Reset,
      output [(pmi_data_width-1):0] Q);
endmodule
```

## VHDL pmi\_distributed\_dpram Definition

```
component pmi distributed rom is
    generic (
      pmi addr depth : integer := 32;
      pmi addr width : integer := 5;
      pmi data width : integer := 8;
      pmi regmode : string := "reg";
      pmi init file : string := "none";
      pmi init file format : string := "binary";
      pmi family : string := "common";
      module type : string := "pmi distributed rom"
   );
  port (
   Address: in std logic vector((pmi addr width-1) downto 0);
   OutClock: in std logic;
   OutClockEn: in std logic;
    Reset: in std logic;
    Q : out std logic vector((pmi data width-1) downto 0)
 );
 end component pmi distributed rom;;
```

© 2018-2020 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice



# 4.10. pmi\_fifo

The following are port descriptions, Verilog and VHDL definitions, and parameter descriptions for pmi\_fifo (First In First Out Memory Module).

**Table 4.19. FIFO Single Clock PMI Port Definitions** 

| Direction | Port Name   | Туре | Size (Buses Only)      |
|-----------|-------------|------|------------------------|
| I         | Data        | Bus  | (pmi_data_width - 1):0 |
| I         | Clock       | Bit  | N/A                    |
| I         | WrEn        | Bit  | N/A                    |
| I         | RdEn        | Bit  | N/A                    |
| I         | Reset       | Bit  | N/A                    |
| 0         | Q           | Bus  | (pmi_data_width - 1):0 |
| 0         | Empty       | Bit  | N/A                    |
| 0         | Full        | Bit  | N/A                    |
| 0         | AlmostEmpty | Bit  | N/A                    |
| 0         | AlmostFull  | Bit  | N/A                    |

## **Table 4.20. FIFO Single Clock PMI Attribute Definitions**

| Attributes            | Description                                                           | Values                                                      | Default Value |
|-----------------------|-----------------------------------------------------------------------|-------------------------------------------------------------|---------------|
| pmi_data_width        | FIFO data width.                                                      | 2- <max can="" device="" fit="" in="" that="" the=""></max> | 8             |
| pmi_data_depth        | FIFO address depth.                                                   | 1- <max can="" device="" fit="" in="" that="" the=""></max> | 256           |
| pmi_full_flag*        | Defines the full flag.                                                | 2- <max can="" device="" fit="" in="" that="" the=""></max> | 256           |
| pmi_empty_flag*       | Defines the empty flag.                                               | 1- <max can="" device="" fit="" in="" that="" the=""></max> | 0             |
| pmi_almost_full_flag  | Defines the lower limit of the almost full flag                       | 2— <max can="" device="" fit="" in="" that="" the=""></max> | 252           |
| pmi_almost_empty_flag | Defines the upper limit of the almost empty flag.                     | 1- <max can="" device="" fit="" in="" that="" the=""></max> | 4             |
| pmi_regmode           | Data Out for FIFO that can be registered or not using this selection. | "reg", "noreg"                                              | "reg"         |
| pmi_family            | Defines the FPGA family being used in the module                      | "iCE40UP", "LIFCL", "LFD2NX"                                | "common"      |
| pmi_implementation**  | Refers to the memory used by the FIFO module                          | "EBR", "LUT","Hard_IP"                                      | "EBR"         |
| module_type *         | Refers to the type of pmi module.                                     | "pmi_fifo"                                                  | "pmi_fifo"    |

<sup>\*</sup> unused. pmi\_full\_flag takes the value of pmi\_data\_depth, pmi\_empty\_flag is tied to 0.

© 2018-2020 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal. All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.

<sup>\*\*</sup> pmi\_implementation uses a soft controller unless set to "Hard\_IP". "Hard\_IP" and "LUT" are only available on "LFD2NX" and "LIFCL" devices.



#### Verilog pmi fifo Definition

```
module pmi fifo #(
      parameter pmi data width = 8,
      parameter pmi data depth = 256,
     parameter pmi full flag = 256,
     parameter pmi empty flag = 0,
     parameter pmi_almost_full_flag = 252,
     parameter pmi almost empty flag = 4,
     parameter pmi regmode = "reg",
      parameter pmi_family = "common"
     parameter module type = "pmi fifo",
      parameter pmi_implementation = "EBR"
) (
  input [pmi data width-1:0] Data,
  input Clock,
  input WrEn,
  input RdEn,
  input Reset,
  output [pmi_data_width-1:0] Q,
  output Empty,
  output Full,
  output AlmostEmpty,
  output AlmostFull);
endmodule // pmi fifo
```



# VHDL pmi\_ram\_dp Definition

```
component pmi fifo is
     generic (
       pmi data width : integer := 8;
      pmi data depth : integer := 256;
      pmi full flag : integer := 256;
       pmi_empty_flag : integer := 0;
       pmi almost full flag : integer := 252;
      pmi almost empty flag : integer := 4;
       pmi regmode : string := "reg";
      pmi family : string := "common" ;
      module type : string := "pmi fifo";
      pmi implementation : string := "EBR"
   );
   port (
     Data : in std_logic_vector(pmi_data_width-1 downto 0);
     Clock: in std logic;
    WrEn: in std logic;
    RdEn: in std logic;
    Reset: in std logic;
     Q : out std logic vector(pmi data width-1 downto 0);
    Empty: out std logic;
     Full: out std logic;
    AlmostEmpty: out std_logic;
    AlmostFull: out std logic
  );
 end component pmi fifo;
```



# 4.11. pmi\_fifo\_dc

The following are port descriptions, Verilog and VHDL definitions, and parameter descriptions for pmi\_ram\_dp (Pseudo Dual Port Memory Module).

**Table 4.21. FIFO Dual Clock PMI Port Definitions** 

| Direction | Port Name   | Туре | Size (Buses Only)         |
|-----------|-------------|------|---------------------------|
| I         | Data        | Bus  | (pmi_data_width_w - 1):0  |
| I         | WrClock     | Bit  | N/A                       |
| l         | RdClock     | Bit  | N/A                       |
| l         | WrEn        | Bit  | N/A                       |
| l         | RdEn        | Bit  | N/A                       |
| l         | Reset       | Bit  | N/A                       |
| l         | RPReset     | Bit  | N/A                       |
| 0         | Q           | Bus  | (pmi_ data_width_r - 1):0 |
| 0         | Empty       | Bit  | N/A                       |
| 0         | Full        | Bit  | N/A                       |
| 0         | AlmostEmpty | Bit  | N/A                       |
| 0         | AlmostFull  | Bit  | N/A                       |

Table 4.22. FIFO Dual Clock Port PMI Attribute Definitions

| Attributes            | Description                                                                   | Values                                                      | Default Value |
|-----------------------|-------------------------------------------------------------------------------|-------------------------------------------------------------|---------------|
| pmi_data_width_w      | FIFO data write port size.                                                    | 2- <max can="" device="" fit="" in="" that="" the=""></max> | 18            |
| pmi_addr_depth_w      | FIFO address depth write port size.                                           | 1- <max can="" device="" fit="" in="" that="" the=""></max> | 256           |
| pmi_data_width_r      | FIFO data read port size.                                                     | 2- <max can="" device="" fit="" in="" that="" the=""></max> | 18            |
| pmi_addr_depth_r      | FIFO address depth read port size.                                            | 1- <max can="" device="" fit="" in="" that="" the=""></max> | 256           |
| pmi_full_flag*        | Defines the full flag.                                                        | 2- <max can="" device="" fit="" in="" that="" the=""></max> | 256           |
| pmi_empty_flag*       | Defines the empty flag.                                                       | 1- <max can="" device="" fit="" in="" that="" the=""></max> | 0             |
| pmi_almost_full_flag  | Defines the lower limit of the almost full flag                               | 2- <max can="" device="" fit="" in="" that="" the=""></max> | 252           |
| pmi_almost_empty_flag | Defines the upper limit of the almost empty flag.                             | 1- <max can="" device="" fit="" in="" that="" the=""></max> | 4             |
| pmi_regmode           | Data Out for FIFO, if can be registered or not using this selection.          | "reg", "noreg"                                              | "reg"         |
| pmi_resetmode         | Selection for the Reset to be<br>Synchronous or Asynchronous to the<br>Clock. | "async", "sync"                                             | "async"       |
| pmi_family            | Defines the FPGA family being used in the module                              | "iCE40UP", "LIFCL","LFD2NX"                                 | "common"      |
| pmi_implementation ** | Refers to the memory used by the FIFO module                                  | "EBR", "LUT", "Hard_IP"                                     | "EBR"         |
| module_type           | Refers to the type of pmi module.                                             | "pmi_fifo_dc"                                               | "pmi_fifo_dc" |

<sup>\*</sup> unused. pmi\_full\_flag takes the value of pmi\_data\_depth, pmi\_empty\_flag is tied to 0.

© 2018-2020 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.
All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice

<sup>\*\*</sup> pmi\_implementation uses a soft controller unless set to "Hard\_IP". "Hard\_IP" and "LUT" are only available on "LFD2NX" and "LIFCL" devices.



### Verilog pmi fifo dc Definition

```
module pmi fifo dc #(
     parameter pmi data width w = 18,
     parameter pmi data width r = 18,
     parameter pmi data depth w = 256,
     parameter pmi data depth r = 256,
     parameter pmi_full_flag = 256,
     parameter pmi empty flag = 0,
     parameter pmi almost full flag = 252,
     parameter pmi_almost_empty_flag = 4,
     parameter pmi regmode = "reg",
     parameter pmi resetmode = "async",
     parameter pmi family = "common" ,
    parameter module type = "pmi fifo dc",
    parameter pmi implementation = "EBR"
   input [pmi data width w-1:0] Data,
   input WrClock,
  input RdClock,
  input WrEn,
  input RdEn,
  input Reset,
  input RPReset,
  output [pmi_data_width_r-1:0] Q,
  output Empty,
  output Full,
  output AlmostEmpty,
  output AlmostFull);
endmodule // pmi fifo dc
```



#### VHDL pmi\_fifo\_dc Definition

```
component pmi fifo dc is
     generic (
       pmi data width w : integer := 18;
       pmi data width r : integer := 18;
       pmi data depth w : integer := 256;
       pmi data depth r : integer := 256;
       pmi_full_flag : integer := 256;
       pmi empty flag : integer := 0;
       pmi almost full flag : integer := 252;
       pmi almost empty flag : integer := 4;
       pmi regmode : string := "reg";
       pmi resetmode : string := "async";
       pmi family : string := "common" ;
       module type : string := "pmi fifo dc";
       pmi implementation : string := "EBR"
    );
   port (
     Data: in std logic vector(pmi data width w-1 downto 0);
     WrClock: in std logic;
     RdClock: in std logic;
     WrEn: in std logic;
     RdEn: in std logic;
     Reset: in std logic;
     RPReset: in std logic;
     Q : out std logic vector(pmi data width r-1 downto 0);
     Empty: out std logic;
     Full: out std logic;
    AlmostEmpty: out std logic;
     AlmostFull: out std logic
  );
  end component pmi fifo dc;
```



# 4.12. pmi\_distributed\_shift\_reg

The following are port descriptions, Verilog and VHDL definitions, and parameter descriptions for pmi\_distributed\_shift\_reg (Shift Register Memory Module). This IP is only available on LIFCL and LFD2NX devices.

**Table 4.23. Shift Register PMI Port Definitions** 

| Direction | Port Name | Туре | Size (Buses Only)      |
|-----------|-----------|------|------------------------|
| I         | Addr      | Bus  | (pmi_max_width - 1):0  |
| I         | Clock     | Bit  | N/A                    |
| I         | ClockEn   | Bit  | N/A                    |
| I         | Reset     | Bit  | N/A                    |
| I         | Q         | Bus  | (pmi_data_width – 1):0 |

#### **Table 4.24. Shift Register PMI Attribute Definitions**

| Attributes        | Description                                                                          | Values                                                      | Default Value               |
|-------------------|--------------------------------------------------------------------------------------|-------------------------------------------------------------|-----------------------------|
| pmi_data_width    | Data width for shift register.                                                       | 2- <max can="" device="" fit="" in="" that="" the=""></max> | 8                           |
| pmi_max_shift     | Maximum shift register size.                                                         | 2- <max can="" device="" fit="" in="" that="" the=""></max> | 16                          |
| pmi_max_width     | Maximum shift register width size.<br>Equal to log <sub>2</sub> (pmi_max_shift + 1). | 1–512                                                       | 5                           |
| pmi_num_shift     | Maximum amount, which can be shifted.                                                | 2- <max can="" device="" fit="" in="" that="" the=""></max> | 16                          |
| pmi_num_width     | Maximum shift amount width size.<br>Equal to log <sub>2</sub> (pmi_num_shift + 1).   | 1–512                                                       | 5                           |
| pmi_regmode       | Data Out can be registered or not using this selection.                              | "reg", "noreg"                                              | "reg"                       |
| pmi_shiftreg_type | Type of shift register.                                                              | "fixed", "variable"                                         | "fixed"                     |
| pmi_family        | Defines the FPGA family being used in the module                                     | "LIFCL", "LFD2NX"                                           | "common"                    |
| module_type       | Refers to the type of pmi module.                                                    | "pmi_distributed_shift_reg"                                 | "pmi_distributed_shift_reg" |



#### Verilog pmi distributed shift reg reg Definition

```
module pmi distributed shift reg
  #(parameter pmi data width = 8,
    parameter pmi regmode = "reg",
   parameter pmi shiftreg type = "fixed",
    parameter pmi num shift = 16,
   parameter pmi num width = 4,
   parameter pmi max shift = 16,
    parameter pmi max width = 4,
   parameter pmi init file = "none",
    parameter pmi init file format = "binary",
    parameter pmi family = "common",
    parameter module type = "pmi distributed shift reg")
    input [(pmi data width-1):0] Din,
     input [(pmi max width-1):0] Addr,
     input Clock,
     input ClockEn,
     input Reset,
     output [(pmi data width-1):0] Q);
endmodule // pmi distributed shift reg
```

#### VHDL pmi distributed shift reg Definition

```
component pmi distributed shift reg is
   generic (
    pmi data width : integer := 8;
     pmi regmode : string := "reg";
     pmi shiftreg type : string := "fixed";
    pmi num shift : integer := 16;
    pmi num width : integer := 4;
    pmi max shift : integer := 16;
    pmi max width : integer := 4;
    pmi init file : string := "none";
    pmi init file format : string := "binary";
    pmi family : string := "common";
    module type : string := "pmi distributed shift reg"
 );
  port (
  Din : in std logic vector((pmi data width-1) downto 0);
  Addr : in std logic vector((pmi max width-1) downto 0);
  Clock: in std logic;
  ClockEn: in std logic;
  Reset: in std logic;
   Q : out std logic vector((pmi data width-1) downto 0)
 );
end component pmi distributed shift reg;
```

© 2018-2020 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



# 5. Initializing Memory

In each memory mode, it is possible to specify the power-on state of each bit in the memory array. This allows the memory to be used as ROM if desired. Each bit in the memory array can have a value of 0 or 1.

#### 5.1. Initialization File Formats

The initialization file is an ASCII file, which you can create or edit using any ASCII editor. Module/IP Block Wizard supports the binary and hex memory file formats.

The file name for the memory initialization file is \*.mem (<file\_name>.mem). Each row includes the value to be stored in a particular memory location. The number of characters (or the number of columns) represents the number of bits for each address (or the width of the memory module).

The memory initialization can be static or dynamic. In case of static initialization, the memory values are stored in the bitstream. Dynamic initialization of memories involves memory values stored in the external flash and can be updated by user logic knowing the EBR address locations. The size of the bitstream (bit or rbt file) is larger due to static values stored in them.

The initialization file is primarily used for configuring the ROMs. RAMs can also use the initialization file to preload memory contents.

# 5.2. Binary File

The binary file is a text file of 0s and 1s. The rows indicate the number of words and the columns indicate the width of the memory.

#### Memory Size 20x32

| 111011 7 3120 20002                |  |
|------------------------------------|--|
| 00100000100000001000001000000      |  |
| 00000010000001000000100000001      |  |
| 000000100000010000001000000010     |  |
| 00000011000000110000001100000011   |  |
| 000001000000100000010000000100     |  |
| 00000101000001010000010100000101   |  |
| 00000110000001100000011000000110   |  |
| 00000111000001110000011100000111   |  |
| 0000100001001000000100001001000    |  |
| 00001001010010010000100101001001   |  |
| 00001010010010100000101001001010   |  |
| 00001011010010110000101101001011   |  |
| 00001100000011000000110000001100   |  |
| 00001101001011010000110100101101   |  |
| 00001110001111100000111000111110   |  |
| 0000111100111111100001111100111111 |  |
| 000100000010000001000000010000     |  |
| 0001000100010001000100010001       |  |
| 00010010000100100001001000010010   |  |
| 00010011000100110001001100010011   |  |
|                                    |  |

© 2018-2020 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.
All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



# 5.3. Hex File

The hex file is a text file of hexadecimal characters in a similar row-column arrangement. The number of rows in the file is the same as the number of address locations, with each row indicating the content of the memory location.

## Memory Size 8x16

| A001 |  |  |  |
|------|--|--|--|
| 0B03 |  |  |  |
| 1004 |  |  |  |
| CE06 |  |  |  |
| 0007 |  |  |  |
| 040A |  |  |  |
| 0017 |  |  |  |
| 02A4 |  |  |  |
|      |  |  |  |



# 6. Simulation of Memory Modules

Table 6.1. File List

| File                    | Sim | Synthesis | Description                                                                                                                                                                                                                                                                                                                                      |  |  |
|-------------------------|-----|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| <ip_name>.v</ip_name>   | Yes | Yes       | Top Level RTL file with the selected configuration. The main IP file                                                                                                                                                                                                                                                                             |  |  |
| dut_params              | Yes | _         | Top level parameters of the generated RTL file                                                                                                                                                                                                                                                                                                   |  |  |
| dut_inst                | Yes | _         | Instantiated version of the <ip_name>.v file for simulat use</ip_name>                                                                                                                                                                                                                                                                           |  |  |
| tb_top.v                | Yes | _         | Test bench template. You can edit this to match your specific needs.                                                                                                                                                                                                                                                                             |  |  |
| <ip_name>.cfg</ip_name> | _   | _         | This file contains the configuration options used to recreate or modify the core in the IP Platform.                                                                                                                                                                                                                                             |  |  |
| <ip_name>.ipx</ip_name> | _   | _         | The IPX file holds references to all of the elements of an IP or Module after it is generated from the IP Platform user interface. The file is used to bring in the appropriate files during the design implementation and analysis. It is also used to re-load parameter settings into the IP Platform when the IP/Module is being regenerated. |  |  |

Lattice Radiant Software also allows you to simulate their configured memory modules, so the designer can observe the conditions of the output with a given stimuli. The following section details the individual steps needed to execute the testbench in Active-HDL.

To execute the testbench in Active-HDL

1. Create a new IP instance. Refer to the IP Generation section for detailed instructions. As an example, generate a Pseudo Dual-Port Memory on default settings, with an IP name of dp\_512x18. See the Pseudo Dual-Port RAM (RAM\_DP) — EBR Based section for more information regarding the IP.



Figure 6.1. Project with Instance of Pseudo Dual Port Memory

© 2018-2020 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.
All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice



Right-click on impl\_1 under the Strategies folder and click Add Existing File. The file selection window opens, showing the folder where the project is saved.



Figure 6.2. File Selection Window

- 3. Click the name of the IP instance dp\_512x18.
- 4. Navigate to <IP name>/testbench. Select the **tb\_top.v** file and click **Add**. This adds the top-level testbench to the project. After opening, the interface is shown in Figure 6.3.



Figure 6.3. Top Level Testbench Instance in Project.



FPGA-IPUG-02033-2.3

- 5. Modify the contents of the testbench to add a specific stimuli or check a specific option. For this example, leave it on the default RTL file.
- 6. Simulate the project. Click on **Tools** and open **Simulation Wizard**. The **Simulation Wizard** window appears.
- 7. Click Next. You are prompted to select the working folder and the test bench name. Enter test.



Figure 6.4. Simulation Wizard

- 8. Click **Next**. In the **Folder Creation** prompt, select **Yes**.
- 9. In the processing stage, select RTL.

92

10. Click Next. The source file list appears. This provides an overview of the list of files to be included for simulation.



Figure 6.5. Final Simulation Files

11. Add or subtract any other files that may have been missed. Leave the file order for now. Click Next.

© 2018-2020 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.





Figure 6.6. File Parsing and Top Module Selection

- 12. In the next section, the files as well as the other dependencies are parsed to check for final errors. You can select the top simulation module before passing the files to Active-HDL for execution. Click **Next** for a summary view and last minute options.
- 13. Click **Finish**. This then opens the Active-HDL Lattice Edition software, which automatically compiles and runs the RTL simulation.



Figure 6.7. Active-HDL Initial Simulation

- 14. When Active-HDL opens, it compiles the RTL files and runs the simulation up to the first 100 ns.
- 15. To view the rest of simulation, click the Play button on top and zoom out for the overview of the signals.

© 2018-2020 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice





Figure 6.8. Active-HDL Final Simulation

16. At this point, simulation is completed. You can check the individual sections of the signal by zooming in and out of the window. A simulation passed message should also appear.



# Appendix A. Resource Utilization

#### Table A.1. Device and Tool Tested

|                                  | Value                                                         |
|----------------------------------|---------------------------------------------------------------|
| Lattice Radiant Software Version | ng2.0 (for Windows)                                           |
| Device Used                      | LIFCL-40-9BG400I                                              |
| Performance Grade                | 9_High-Performance_1.0V                                       |
| Synthesis Tool                   | Synplify Pro (R) O-2018.09LR-SP1-Beta, Build 219R, May 6 2019 |
|                                  | Lattice Synthesis Engine (LSE)                                |

Note: Some bits are clipped to accommodate the current configuration with the selected device.

# Table A.2. EBR-Based Single-Port Memory Utilization

| Memory Size | REG_EN  | Byte-EN | Synthesis Tool  | Register | LUTs | EBR |
|-------------|---------|---------|-----------------|----------|------|-----|
| 512 x 36    | "reg"   | No      | No Synplify Pro |          | 3    | 2   |
|             |         |         | LSE             | 0        | 3    | 2   |
| 16384 x 32  | "reg"   | Yes     | Synplify Pro    | 0        | 6    | 32  |
|             |         |         | LSE             | 0        | 6    | 32  |
| 4096 x 128  | "noreg" | No      | Synplify Pro    | 1        | 68   | 16  |
|             |         |         | LSE             | 1        | 68   | 16  |

#### Table A.3. EBR-Based Pseudo Dual-Port Memory Utilization

| Write CONFIG | Read CONFIG | REG_EN  | Byte-EN | Synthesis Tool | Register | LUTs | EBR |
|--------------|-------------|---------|---------|----------------|----------|------|-----|
| 512 x 36     | 512 x 36    | "reg"   | No      | Synplify Pro   | 1        | 2    | 1   |
|              |             |         |         | LSE            | 1        | 1    | 1   |
| 16384 x 32   | 4096 x 128  | "reg"   | Yes     | Synplify Pro   | 14       | 385  | 32  |
|              |             |         |         | LSE            | 16       | 375  | 32  |
| 2048 x 256   | 16384 x 32  | "noreg" | No      | Synplify Pro   | 0        | 1    | 32  |
|              |             |         |         | LSE            | 0        | 1    | 32  |

#### Table A.4. EBR-Based True Dual-Port Memory Utilization

|               | and the first based in the batter of the mental y constitution |         |         |           |           |                |          |      |     |  |
|---------------|----------------------------------------------------------------|---------|---------|-----------|-----------|----------------|----------|------|-----|--|
| Port A CONFIG | Read CONFIG                                                    | REG A   | REG B   | Byte-EN A | Byte-EN B | Synthesis Tool | Register | LUTs | EBR |  |
| 512 x 18      | 512 x 18                                                       | "reg"   | "reg"   | No        | No        | Synplify Pro   | 1        | 2    | 1   |  |
|               |                                                                |         |         |           |           | LSE            | 1        | 1    | 1   |  |
| 16384 x 16    | 8192 x 32                                                      | "reg"   | "reg"   | Yes       | Yes       | Synplify Pro   | 12       | 276  | 16  |  |
|               |                                                                |         |         |           |           | LSE            | 15       | 268  | 16  |  |
| 8192 x 32     | 32768 x 8                                                      | "noreg" | "noreg" | No        | No        | Synplify Pro   | 2        | 45   | 16  |  |
|               |                                                                |         |         |           |           | LSE            | 2        | 45   | 16  |  |

#### Table A.5. EBR-Based Read-Only Memory Utilization

| Memory Size | REG_EN | Synthesis Tool | Register | LUTs | EBR |
|-------------|--------|----------------|----------|------|-----|
| 1024 x 32   | "reg"  | Synplify Pro   | N/A      | N/A  | N/A |
|             |        | LSE            | 32       | 2    | 2   |

#### **Table A.6. Distributed Single-Port Memory Utilization**

| Memory Size | REG_EN | Synthesis Tool | Register | LUTs | EBR |
|-------------|--------|----------------|----------|------|-----|
| 256 x 16    | "reg"  | Synplify Pro   | 32       | 529  | 0   |
|             |        | LSE            | 32       | 441  | 0   |

© 2018-2020 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



# Table A.7. Distributed Pseudo Dual-Port Memory Utilization

| Memory Size | REG_EN | Synthesis Tool | Register | LUTs | EBR |
|-------------|--------|----------------|----------|------|-----|
| 256 x 16    | "reg"  | Synplify Pro   | 32       | 529  | 0   |
|             |        | LSE            | 32       | 440  | 0   |

# **Table A.8. Distributed Read Only Memory Utilization**

| Memory Size | REG_EN | Synthesis Tool | Register | LUTs | EBR |
|-------------|--------|----------------|----------|------|-----|
| 256 x 32    | "reg"  | Synplify Pro   | 64       | 671  | 0   |
|             |        | LSE            | 64       | 666  | 0   |

# Table A.9. Single Clock First In First Out Utilization

| Memory Size | REG_EN  | SHIFT TYPE | Memory Type | Synthesis Tool | Register | LUTs | EBR |
|-------------|---------|------------|-------------|----------------|----------|------|-----|
| 1024 x 18   | "reg"   | Yes        | EBR         | Synplify Pro   | 225      | 191  | 1   |
|             |         |            |             | LSE            | 178      | 151  | 1   |
| 256 x 16    | "noreg" | No         | LUT         | Synplify Pro   | 108      | 621  | 0   |
|             |         |            |             | LSE            | 108      | 519  | 0   |

#### Table A.10. Dual Clock First In First Out Utilization

| Memory Size | Read CONFIG | REG_EN  | Almost FLAG | Memory Type | Synthesis Tool | Register | LUTs | EBR |
|-------------|-------------|---------|-------------|-------------|----------------|----------|------|-----|
| 512 x 18    | 512 x 18    | "reg"   | Yes         | EBR         | Synplify Pro   | 84       | 102  | 1   |
|             |             |         |             |             | LSE            | 84       | 194  | 1   |
| 16384 x 16  | 8192 x 32   | "reg"   | Yes         | EBR         | Synplify Pro   | 117      | 291  | 16  |
|             |             |         |             |             | LSE            | 117      | 267  | 16  |
| 256 x 16    | 256 x 16    | "noreg" | No          | LUT         | Synplify Pro   | 89       | 645  | 0   |
|             |             |         |             |             | LSE            | 88       | 571  | 0   |

## **Table A.11. Shift Register Utilization**

| Memory Size | REG_EN  | SHIFT TYPE | Memory Type | Synthesis Tool | Register | LUTs | EBR |
|-------------|---------|------------|-------------|----------------|----------|------|-----|
| 16 x 8      | "reg"   | fixed      | EBR         | Synplify Pro   | 27       | 19   | 1   |
|             |         |            |             | LSE            | 11       | 19   | 1   |
| 8192 x 24   | "noreg" | variable   | EBR         | Synplify Pro   | 53       | 74   | 24  |
|             |         |            |             | LSE            | 28       | 61   | 24  |
| 256 x 16    | "noreg" | fixed      | LUT         | Synplify Pro   | 34       | 1093 | 0   |
|             |         |            |             | LSE            | 34       | 907  | 0   |



# Appendix B. Limitations

Following are the known limitations:

- PMI\_\* initialization can only be supported when using pmi\_family = "common".
- PMI\_RAM\_DP and PMI\_RAM\_DP\_TRUE mixed-width configurations can only be supported when using pmi\_family = <device\_family>.



# **Technical Support Assistance**

Submit a technical support case through www.latticesemi.com/techsupport.



# **Revision History**

# Document Revision 2.3, Lattice Radiant SW Version 2.2, October 2020

| Section | Change Summary                           |
|---------|------------------------------------------|
| _       | Updated Hard FIFO controller information |

#### Document Revision 2.2, Lattice Radiant SW Version 2.1, June 2020

| Section        | Change Summary |                                                                             |  |
|----------------|----------------|-----------------------------------------------------------------------------|--|
| Memory Modules | •              | Added support for Certus-NX family. Added support for HARD FIFO controller. |  |
|                | •              | Added Large RAM modules for Crosslink-NX and Certus-NX.                     |  |

# Document Revision 2.1, Lattice Radiant SW Version 2.0, December 2019

| Section                          | Change Summary                                                 |
|----------------------------------|----------------------------------------------------------------|
| Appendix A. Resource Utilization | Removed maximum frequency information from utilization tables. |
| Appendix B. Limitations          | Removed limitation.                                            |
| All                              | Minor formatting changes                                       |

#### Document Revision 2.0, Lattice Radiant SW Version 2.0, October 2019

| Section                          | Change Summary                                                                                                                                                                                                                                                                |
|----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| _                                | Appended Lattice Radiant Software to document title.                                                                                                                                                                                                                          |
| Disclaimers                      | Added this section.                                                                                                                                                                                                                                                           |
| Memory Modules                   | Added support for CrossLink-NX family. Initial release for ram_dp_true, distributed_dpram, distributed_spram, distributed_rom, pmi_ram_dp_true, pmi_distributed_dpram, pmi_distributed_spram, pmi_distributed_rom, pmi_distributed_shift_reg (CrossLink-NX exclusive modules) |
| Appendix A. Resource Utilization | Added this section.                                                                                                                                                                                                                                                           |
| Appendix B. Limitations          | Added this section.                                                                                                                                                                                                                                                           |

#### Document Revision 1.1. Lattice Radiant SW Version 1.1. January 2019

| Section                      | Change Summary                                  |  |
|------------------------------|-------------------------------------------------|--|
| Memory Modules               | Added the following sections:                   |  |
|                              | Read Only Memory (ROM) – EBR Based              |  |
|                              | First In First Out Single Clock (FIFO)          |  |
|                              | First In First Out Dual Clock (FIFO_DC)         |  |
|                              | Shift Register (Shift_Register)                 |  |
| PMI Support                  | Added the following sections:                   |  |
|                              | pmi_rom                                         |  |
|                              | pmi_ram_dp_be                                   |  |
|                              | pmi_ram_dq_be                                   |  |
|                              | pmi_fifo                                        |  |
|                              | pmi_fifo_dc                                     |  |
| Simulation of Memory Modules | Added this section in the document.             |  |
| Revision History             | Updated revision history table to new template. |  |

# Document Revision 1.0, Lattice Radiant SW Version 1.0, January 2018

| Section | Change Summary  |
|---------|-----------------|
| All     | Initial release |

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.

FPGA-IPUG-02033-2.3



www.latticesemi.com