## Comparison of all-digital LDO architectures and their implementations in ASAP7 (team: Adhiraj Datar)

## **Project Proposal**

Digital low drop-out (D-LDO) voltage regulators can offer many advantages over their analog counterparts such as low-voltage operation, scalability, and fast transient response. In recent years, many D-DLO architectures have incorporated different techniques including dual loop control, droop detection, TDC integration/time quantization, etc. to improve upon D-LDO metrics such as transient response time, power supply ripple rejection (PSRR), and performance independence from operation clock frequency. Furthermore, many recently proposed D-LDO architectures make claims of "full synthesizability" and compatibility with automatic PnR flows, increasing their ease of implementation and integration in digital designs across processes. This project aims to achieve 2 main goals: First, to comparatively study certain novel D-LDO architectures and compare their performance metric improvements in the ASAP7 process; and second, to generate some usable D-LDO IP that can be directly integrated into other ASAP7 projects and find use in other designs. Lastly, this study will also comment on each author's claims of "full synthesizability" and "all-digital/automatic PnR" design and qualify the extent to which each proposed D-LDO architecture was successful in meeting this claim.

## References

S. Bang *et al.*, "25.1 A Fully Synthesizable Distributed and Scalable All-Digital LDO in 10nm CMOS," 2020 IEEE International Solid- State Circuits Conference - (ISSCC), San Francisco, CA, USA, 2020, pp. 380-382, doi: 10.1109/ISSCC19947.2020.9063040.

J. Oh, J. Park, Y. Hwang and D. Jeong, "25.2 A 480mA Output-Capacitor-Free Synthesizable Digital LDO Using CMP- Triggered Oscillator and Droop Detector with 99.99% Current Efficiency, 1.3ns Response Time, and 9.8A/mm2 Current Density," 2020 IEEE International Solid- State Circuits Conference - (ISSCC), San Francisco, CA, USA, 2020, pp. 382-384, doi: 10.1109/ISSCC19947.2020.9063018.

S. Kundu, M. Liu, S. Wen, R. Wong and C. H. Kim, "A Fully Integrated Digital LDO With Built-In Adaptive Sampling and Active Voltage Positioning Using a Beat-Frequency Quantizer," in *IEEE Journal of Solid-State Circuits*, vol. 54, no. 1, pp. 109-120, Jan. 2019, doi: 10.1109/JSSC.2018.2870558.

M. Huang, Y. Lu, U. Seng-Pan and R. P. Martins, "A digital LDO with transient enhancement and limit cycle oscillation reduction," 2016 IEEE Asia Pacific Conference on Circuits and Systems (APCCAS), Jeju, Korea (South), 2016, pp. 25-28, doi: 10.1109/APCCAS.2016.7803886.

Zhang, H.; Wan, P.; Geng, J.; Liu, Z.; Chen, Z. A Fast Transient Response Digital LDO with a TDC-Based Signal Converter. Electronics 2020, 9, 132. https://doi.org/10.3390/electronics9010132

https://ieeexplore-ieee-org.libproxy.berkeley.edu/document/7604791