## In-System debugger for AJIT Microprocessor

Submitted in partial fulfillment of the requirements

of the degree of

Master of Technology

by

Titto Thomas (Roll No. 133079015)

Under the guidance of

Prof. Madhav P. Desai



DEPARTMENT OF ELECTRICAL ENGINEERING INDIAN INSTITUTE OF TECHNOLOGY BOMBAY 2016

# Dissertation Approval

The dissertation entitled **In-System debugger for AJIT Microprocessor** by Titto Thomas (Roll No. 133079015) is approved for the degree of **Master of Technology** in **Microelectronics**.

|         | Examiners   |
|---------|-------------|
|         |             |
|         |             |
|         |             |
|         |             |
|         | Supervisor  |
|         |             |
|         | Chairperson |
|         |             |
| Date :  |             |
| Place : |             |

## **Declaration**

I declare that this written submission represents my ideas in my own words and where others' ideas or words have been included, I have adequately cited and referenced the original sources.

I also declare that I have adhered to all principles of academic honesty and integrity and have not misrepresented or fabricated or falsified and idea/data/fact/source in my submission. I understand that any violation of the above will be cause for disciplinary action by the Institute and can also evoke penal action from the sources which have thus not been properly cited or from whom proper permission has not been taken when needed.

Titto Thomas
(Roll No. 133079015)

Date:  $28^{th}$  June 2016 Place: IIT Bombay

## Acknowledgement

I would like to express my sincere gratitude toward my thesis advisor, Prof. Madhav P Desai for his guidance and encouragement throughout this work. His advice and suggestions were critical for the progress of the work and gave me an excellent opportunity to explore and push the boundaries. The methods and philosophies I learned from him will remain close to me throughout my professional life.

I would like to thank my colleagues Mr. Ashfaque Ahammed, Mr. Piyush Soni and Ms. Neha Karanjkar with whom I have collaborated during this project. The discussions we had was a great learning experience and provided me valuable inputs regarding the project.

I would also like to thank Ms. Krupa Bathia and all the students working with Prof. Madhav P Desai for their help during different stages of the project.

I would like thank the Electrical Engineering Department, IIT Bombay for providing me all the facilities and resources for research.

I would like to thank my friends from Wadhwani Electronics Laboratory for the support and all the good times we shared. My life at IIT Bombay would have been much less exciting if not for my friends here, Nithin Sankar, Wilson A N, Anakha V B, Renju Boben, Abhijith V S, Reshma Krishnan, Vineesh V S, Sreejith K P, Ramzan Basheer, and Achuth P V. I would like to thank them for the support and all the memories.

To my family, all of this would have been impossible without your love, support and faith in me.

Titto Thomas

## Abstract

As the complexity of embedded systems increase, providing debugging support becomes a crucial requisite. AJIT processor project is an attempt to deliver a microprocessor platform that can cater to different embedded applications. The design and implementation of a complete debug infrastructure for this processor is the principal goal of this project.

One of the most powerful and commonly used debuggers, Gnu Debugger (GDB) is chosen as the front end of the system. Provision of a non-intrusive view and the modifiability of processor states are the requisites of this debug system. Software server running on the host computer will work as translator between the GDB and hardware. The processor hardware description is modified to include additional modules and support debug operations. The processor has been implemented as two separate models with in-built debug support. Addition of a hardware server and the modified processor core constitute the debug functionality in the software model. Two debug units are added to the micro-architecture for the same purpose.

The implementation is verified across all the models and the final FPGA prototype is verified with several test programs. This system is mainly being used for the development of the Linux kernel for the AJIT processor. The scope of the design includes supporting a JTAG interface between the computer and processor hardware.

# Contents

| 1        | Intr | roducti                     | ion                                        | 1  |
|----------|------|-----------------------------|--------------------------------------------|----|
|          | 1.1  | Motiva                      | ation                                      | 1  |
|          | 1.2  | Organ                       | nization of the thesis                     | 2  |
| <b>2</b> | Deb  | oug sol                     | utions for microprocessors                 | 3  |
|          | 2.1  | Standa                      | ard debugging techniques                   | 3  |
|          |      | 2.1.1                       | Logic Analyzers and Trace based debugging  | 3  |
|          |      | 2.1.2                       | In-circuit emulators                       | 3  |
|          |      | 2.1.3                       | Debug stubs                                | 4  |
|          |      | 2.1.4                       | Integrated software and hardware solutions | 4  |
|          | 2.2  | Existi                      | ng debug solutions                         | 4  |
| 3        | Sys  | $\mathbf{tem} \ \mathbf{A}$ | rchitecture                                | 6  |
|          | 3.1  | Softwa                      | are subsystem on host                      | 6  |
|          |      | 3.1.1                       | GNU Debugger (GDB)                         | 7  |
|          |      | 3.1.2                       | Remote Serial Protocol (RSP) interface     | 8  |
|          |      | 3.1.3                       | Software server bridge                     | 10 |
|          |      | 3.1.4                       | Hardware debug link                        | 11 |
|          | 3.2  | Hardw                       | vare subsystem on target                   | 12 |
|          |      | 3.2.1                       | Hardware subsystem in ISA-C model          | 13 |
|          |      | 3 2 2                       | Debug units in micro-architecture model    | 14 |

| 4                         | Imp                                 | olemen  | tation & validation                              | <b>2</b> 0 |
|---------------------------|-------------------------------------|---------|--------------------------------------------------|------------|
|                           | 4.1                                 | Imple   | mentation                                        | 20         |
|                           |                                     | 4.1.1   | Software subsystem and Debug link                | 20         |
|                           |                                     | 4.1.2   | Debugging on ISA-C model                         | 21         |
|                           |                                     | 4.1.3   | Debugging on micro-architecture simulation model | 21         |
|                           |                                     | 4.1.4   | Debugging on micro-architecture FPGA prototype   | 22         |
|                           |                                     | 4.1.5   | AHIR-V2                                          | 22         |
|                           | 4.2                                 | Usage   | and Validation                                   | 24         |
|                           |                                     | 4.2.1   | Using in-system debugger                         | 24         |
|                           |                                     | 4.2.2   | Validation on FPGA prototype                     | 24         |
| 5                         | Cor                                 | nclusio | n & Future work                                  | 27         |
| Ι                         | RSI                                 | P Pack  | ets                                              | 28         |
| II                        | Deb                                 | oug lin | k Packets                                        | 31         |
| II                        | II Micro-architectural model TEU 33 |         |                                                  |            |
| $\mathbf{R}_{\mathbf{e}}$ | efere                               | nces    |                                                  | 34         |

# List of Figures

| 3.1 | In-system debugger: System architecture | 7  |
|-----|-----------------------------------------|----|
| 3.2 | RSP packet format                       | 8  |
| 3.3 | RSP packet exchange                     | 9  |
| 3.4 | Debug link packet : instruction word    | 12 |
| 3.5 | Hardware server on ISA-C model          | 13 |
| 3.6 | Debug units in micro-architecture model | 15 |
|     |                                         |    |
| 4.1 | In-system debugger on FPGA prototype    | 23 |
| 4.2 | AHIR flow                               | 24 |
| 4.3 | Validation on FGPA prototype            | 26 |

## Chapter 1

## Introduction

The AJIT processor project aims to develop a 32-bit processor platform compliant with the IEEE standard 1754-1994[1] and SPARC V8 Architecture Manual[2] from SPARC International Inc. This work attempts creation of an efficient debug infrastructure and provision of real time debug capability on the processor, even when it is working as part of a larger system. Along with this in-system debugging, it can also be used for verification during the different stages of processor development. The proposed system with integrated hardware-software architecture provides a non-intrusive view of the processor and the ability to remotely modify it at any instant.

### 1.1 Motivation

As the embedded microprocessors are getting more powerful and are being used to build complex systems, their debug support needs improvement. An efficient debugger requires low level control on the program execution and complete visibility in hardware. Such debug capabilities are necessary to deliver quality systems and meet production goals.

According to 2014 results of UBM Tech's annual comprehensive survey [3] on embedded systems industry, debugging tools and support were the most lacking aspect in embedded design activities. The conventional hardware-independent debugging techniques are very restricted and do not provide any information about the system internals and peripherals (how they behave in a system). This work is motivated towards creating an efficient in-system debugger for the in-house developed AJIT processor and across its different implementation models. Such a system would enable the users to evaluate both the on-chip and in-system effects on the working

hardware.

Even though there are proprietary commercial tools from different companies, very few of such debuggers exist in the open source domain. Gnu debugger (GDB) is the main one among them that supports many different architectures. The aim is to create an efficient system by synchronizing one of these standard software debuggers with this specific hardware. The system needs to provide real time debug capability on the actual processor hardware and support application development.

This in-system debugger will be an essential utility throughout the AJIT processor hardware and software development to remain as the only way of external control in the final hardware.

### 1.2 Organization of the thesis

Chapter 1 is the introduction. In Chapter 2, the existing solutions for embedded system debugging are briefly discussed. Chapter 3 describes the system architecture and design of in-system debugger across different AJIT processor models. Chapter 4 deals with the implementation and validation details of the proposed system. Chapter 5 discusses the results and future work.

## Chapter 2

## Debug solutions for microprocessors

Debugging programs on embedded systems is really different from how its done during traditional software development. The limited resources, memory and processing power on board restrict the presence of a full featured debugger on the target hardware. Another challenge in developing debug solutions for such systems is that they may not even be running on completely verified hardware.

Because of these challenges and restrictions, most of the embedded system debugging is done remotely. It is the process of debugging programs running on a smaller target hardware using a powerful host computer and they communicate through any of the standard interfaces.

### 2.1 Standard debugging techniques

### 2.1.1 Logic Analyzers and Trace based debugging

These methods are useful for older, small hardware systems and does not require any external computer for debugging. The main idea is to add tightly coupled hardware in the processor to provide a trace of what is happening inside, for the outside world. After the processor completes executing the program, the trace information can be compared against expected values to find out the errors.

#### 2.1.2 In-circuit emulators

In-circuit emulators are available for a few microprocessor architectures, providing a software based debugging solution. Most such emulators are proprietary and support execution of

programs on top of the standard microprocessors models. This solution offers both passive and active debugging, gives a non-intrusive view of the program flow, and allows fine control over program execution, CPU state and memory contents. But, they cannot be used for debugging if the actual hardware is involved.

#### 2.1.3 Debug stubs

Debug stubs are the programs that run on target hardware and communicate with the debug software on host computer. Initially the stub program establishes connection with the host before handing over the control to the main function. During execution, stubs are called whenever exceptions occur. Being a software solution, its unsuitable for early development stages where the initialization code itself has to be debugged. Since this does not require any additional hardware, debug stubs are preferred for systems with a functioning operating system.

#### 2.1.4 Integrated software and hardware solutions

Integrated debug hardware gives the power of in-circuit emulators with much higher flexibility. The target microprocessors will contain debug functionality in hardware, that could connect to a host computer through a serial communication channel. Using the host computer, user will be able to remotely debug the programs running on target hardware. This is the best possible debug solution, but involves additional hardware and increases design complexity along with a cost overhead.

### 2.2 Existing debug solutions

Since debugging is a critical part of embedded software development, there are many commercial and open source tools readily available. Most of them are for either x86 or ARM<sup>1</sup> architectures, the commonly used microprocessors in the industry. A few of the existing debug solutions for the architecture of AJIT processor are described in the following sections.

**OpenOCD**: The Open On-Chip Debugger (OpenOCD)<sup>2</sup> is an open source tool for debugging, in-system programming and boundary-scan testing for embedded target devices created by Dominic Rath[4]. The debugging is done with the assistance of a hardware adapter, which is a small module that communicates from the target being debugged. Multiple such

<sup>&</sup>lt;sup>1</sup>http://www.arm.com/

<sup>&</sup>lt;sup>2</sup>http://www.openocd.org/

adapters have been developed (even as dongles) over the time, and many of them support different communication protocols as well. Currently the project supports ARM7, ARM9, XSCALE, MARVELL<sup>3</sup> and MIPS processors and use JTAG interface to communicate with the target.

Advanced on-chip debug support on LEON: LEON processor is a 32-bit processor core based on the SPARC V8 architecture, developed by Aeroflex Gaisler<sup>4</sup>. They have a debug monitor named GRMON2[5] that provides most of the advanced debugging features like read/write access to all registers and memory, breakpoint and watchpoint management, etc.. over a variety of interfaces like PCI, USB, Ethernet, JTAG, UART and SpaceWire<sup>5</sup>. This debugger is part of the supporting applications commercially available for the LEON family of microprocessors.

Oracle Solaris Studio dbxtool: An easy-to-use graphical interface combined with the debugging functionality of the Oracle Solaris Studio<sup>6</sup> dbx debugger, the tool dbxtool was created[6]. The program allows users to debug programs running on an executable or core file or by attaching to a running process. The tool also has the ability to save trace output, manage events, detect run time errors, modify source code, and save and re-run a debugging run as well.

<sup>&</sup>lt;sup>3</sup>http://www.marvell.com/

<sup>&</sup>lt;sup>4</sup>http://www.gaisler.com/

<sup>&</sup>lt;sup>5</sup>http://spacewire.esa.int/

<sup>&</sup>lt;sup>6</sup>https://www.oracle.com/solaris/studio/

## Chapter 3

## System Architecture

The proposed system with integrated hardware-software architecture provides a non-intrusive view of the processor and the ability to remotely modify it at any instant. It has a software subsystem with the standard interface of GNU Debugger (GDB)[7] that communicates with processor hardware. The other part is a hardware subsystem consisting of additional modules with the processor core for supporting these debug commands from the user.

### 3.1 Software subsystem on host

The software subsystem provides sophisticated debugging options to the user with an intuitive interface. As shown in Figure 3.1 it consists of two main components. GDB is chosen as the user end debugging utility because of the open source nature and acceptance among software developers. It offers extensive facilities for tracing and altering the execution of programs across different architectures and programming languages. The debugging information will be added to the object file if appropriate options are used for compiling. These details could be the correspondence between the lines of source code and the executable code, and the memory address of all the variables. GDB has to be provided with the same executable running on the AJIT processor, but compiled with debug flags.

The other part of software subsystem is a server bridge that pretends to be the processor hardware for GDB and then translates its complex messages into a simple set of commands to be sent over to the hardware. The software server bridge and GDB could be running on different computers, and their communication link is termed as RSP interface. Server bridge allows the users to choose the type of physical connection to be used for Hardware debug link that connects it to the AJIT processor.



Figure 3.1: In-system debugger: System architecture

#### 3.1.1 GNU Debugger (GDB)

The GNU Debugger<sup>1</sup> (GDB) is a standard open source debugger extensively used by software developers. It allows users to view and control the execution of other programs and is released under GNU General Public License  $(GPL)^2$ .

#### Functionalities and usage

GDB allows the users to monitor and modify the values of programs' internal variables, and even call functions independently of the program's normal behaviour. Tracing the program execution and altering the hardware state at any instant becomes very easy with GDB. It offers quite a lot of functionalities, mainly the following four with a few other supporting ones.

- Start the program by specifying all the details for running
- Stop the program execution on certain conditions like break-points, watch-points, exceptions etc. and advance only when user instructs so
- Examine / modify the register & memory contents while the execution is stopped temporarily
- Change values and conditions in the program, to experiment and figure out the possible reasons for bug

GDB can debug programs running on the same machine (native), or on another machine (remote). In remote debugging, GDB runs on a normal full fledged computer (termed as *Host*) and program gets executed on a smaller machine (termed as *Target*) and they communicate using the Remote Serial Protocol (RSP)[8]. The communication interface between the two machines could be a serial line, or an IP network using TCP or UDP as the underlying protocol.

<sup>&</sup>lt;sup>1</sup>https://www.gnu.org/software/gdb/

<sup>&</sup>lt;sup>2</sup>https://www.gnu.org/licenses/

Most of the embedded system debugging is done remotely, and the same will be used in the proposed architecture.

#### Remote Debugging

Remote debugging is used to debug programs running on machines that cannot run GDB in the standard way or smaller systems without the resources to run full-featured debugger on it. The GDB on host machine requires a copy of the program (which is to be debugged) executable with all the debug symbols generated by the compiler. Target machine can be configured to communicate in two different methods:

- Using gdbserver: This is a much smaller version of the standard GDB that helps to connect the target hardware with the host and communicate. It needs an underlying operating system on the target hardware to work.
- Using debug stubs: Debug stubs are a collection of files containing special function subroutines that support GDB remote serial protocol on the target. All the services provided by stubs can also be implemented as dedicated hardware modules on target, as being done in this work.

### 3.1.2 Remote Serial Protocol (RSP) interface

The RSP interface existing between GDB and the software server bridge uses the same RSP data transfer scheme used for communicating with remote targets. Instead of the actual hardware, here a moderator program receives all the RSP commands and responds back.



All the communication interfaces supported by GDB could potentially be used here for RSP interface. Here the GDB on the host side acts as RSP client for the software server bridge. Client can send requests to the server as packets, expecting values or acknowledgement message in return. The format of a single RSP packet is shown in Figure 3.2.

Here \$ and # function as the head and tail characters respectively. The 8-bit checksum is calculated as modulo 256 of unsigned sum of all characters in the packet, and represented by a

pair of hexadecimal digits. Each packet is acknowledged by a '+' on satisfactory reception and '-' to request a re-transmission. The packets can be categorized into three different categories.

- 1. Expecting no response message.
- 2. Requires simple acknowledgement messages or error code.
- 3. Expects only data in the response packet.



Figure 3.3: RSP packet exchange

Each command entered by user in GDB on the host machine is actually mapped to multiple RSP commands for carrying out corresponding operation. An example RSP communication of connection establishment is shown in Figure 3.3. The simple command on GDB triggers a series of RSP communication between the client and server.

First of all the client (GDB on host) requests the maximum packet size supported through the link. Second query is to know why the target halted, and verify that it did not happen because of an terminate command (X) or exited (W). Then it send a qC command, to get the information about the thread being executed. qOffset requests the memory offsets for loading binary data. Then the values of all registers are requested by g command. Finally the target will provide any symbolic data as per the request from host.

All the standard RSP packets are supported by the proposed in-system debugger and they are described in Appendix I.

#### 3.1.3 Software server bridge

Software server bridge program runs indefinitely on the host machine and acts as a translator between the GDB and the AJIT processor. The server continuously listens on the RSP interface expecting GDB message packets which are then processed to retrieve the underlying information. Based on the decoded message, the software server bridge will generate commands for the hardware and send them. Now it will wait for a valid response from the target which then has to be encoded in RSP packet format and sent to GDB. If the server bridge receives an invalid RSP command, then it will reply back immediately.

The standard RSP protocol is very complex and contains a lot of commands that server needs to understand and support. It is partly because the GDB is designed to support different types of hardware and the functionalities have been greatly improved by the open source community. But, here the target hardware is fixed and a lot of these GDB commands can be filtered and simplified further. The software server bridge carries out this filtering and simplification operation. Communication with the actual hardware is can be limited for the necessary set of GDB requests. Essentially the server bridge takes care of all the following tasks.

- 1. RSP connection: Establish connection with GDB using the type of RSP interface the user has selected.
- 2. Packet reception and decoding: Receive and decode the RSP packets sent by GDB. Message content extraction and checksum verification are done for all the RSP packets. If the command does not require any information from hardware, then the reply is sent back immediately and if not, further levels of translation are required. The messages could be
  - 1. Unsupported commands that will be replied with an empty packet (\$#00) to indicate they are invalid.
  - 2. Commands that could always get a constant response from AJIT processor will be directly replied back by the server bridge itself.
  - 3. The third type commands requires actual data from the hardware.
- 3. Translation to debug link commands: The third type of commands mentioned above

are translated into single or multiple debug link commands.

**4. debug link connection :** The final task is to pass the commands over the debug link and read the responses back if necessary.

The algorithm of software server bridge is given in Algorithm 1.

```
Algorithm 1 Software server bridge
```

```
1: function SSB_DAEMON
2:
       rsp\_interface \leftarrow user input
       debug\_link\_type \leftarrow user input
3:
       RSP_CONNECT(rsp\_interface)
                                                                    ▷ Connect to the RSP interface
4:
                                                                          ▶ Wait till GDB connects
       while rsp\_msg \neq CONNECT do
5:
6:
           rsp\_msq \leftarrow recv\_rsp\_interface
7:
       end while
8:
       send\_rsp\_interface \leftarrow DEBUG\_LINK\_CONNECT(debug\_link\_type)
                                                                                       ▶ HW connect
       while true do
9:
                                                                                       ▶ Infinite loop
           rsp\_msq \leftarrow recv\_rsp\_interface
                                                            ▶ generate response for RSP command
10:
           rsp\_msg\_decoded \leftarrow RSP\_DECODE(rsp\_msg)
11:
           if type(rsp\_msg\_decoded) = hardware\_dependent then
12:
               dbg\_lnk\_msg \leftarrow RSP\_TO\_DEBUG(rsp\_msg\_decoded)
13:
               debuq link\_reply \leftarrow SEND\_DEBUG\_LINK\_AND\_GET\_RESPONSE(dbg\_lnk\_msg)
14:
           else if type(rsp\_msg\_decoded) = standard then
15:
               debug\_link\_reply \leftarrow STANDARD\_REPLY(rsp\_msg\_decoded)
16:
           else
17:
18:
               debug\_link\_reply \leftarrow INVALID
           end if
19:
20:
           send\_rsp\_interface \leftarrow DEBUG\_TO\_RSP(debug\_link\_reply)
       end while
21:
22: end function
```

### 3.1.4 Hardware debug link

The debug link between the software server bridge and the target hardware is treated as a standard serial communication link for simplicity. Different physical connections and protocols could actually be used, but the message format will remain the same. One debug link command could be one, two or three words long depending on its type. Simple commands like *connect* and *detach* requires just a single word, where as memory/register read/write will need 2/3 words.

Each of these packets have one instruction word followed by one or two optional data words. Format of instruction word is shown in Figure 3.4. First eight bits of the word specifies the total length (1, 2 or 3) of the packet. The next eight bits contains the opcode, and the next 16 bits are interpreted differently for each opcode. All the standard debug link commands are

described in Appendix II.



For the integer unit commands (opcode values 1 or 2), if the reg bit is set then one of the 32 bit general purpose registers (specified by reg-id) is accessed and if any of the other bits are set, then the corresponding special function register will be accessed. In break-point and watch-point commands (opcodes 8,9,10,11) the reg-id can have only values only 0 to 4, limiting the support up to 4 watch-point and break-point registers each. The second command word will specify the data for all register & memory writes and break-points & watch-point commands, address for all memory reads and instructions for instruction execution. The third command specifies data for memory writes.

### 3.2 Hardware subsystem on target

The commands coming through debug link are executed by the debug supporting units included in the processor hardware. Design of these processor specific units heavily depend on the implementation structure. The AJIT processor development has progressed in two parallel directions to make the verification process easier. The final objective is to create the models of processor at different levels, satisfying the guidelines of SPARC V8 architecture manual[2].

First model of the processor is completely implemented in C [9] [10] including the caches and MMU, that could execute binaries compiled for SPARC targets. It is an attempt to create a completely verified, ISA level simulator of the architecture to support future developments. The second model description faithfully represents the actual processor hardware including the pipeline. This representation could be converted into the hardware description, simulated and eventually ported to FPGA. Individual blocks of this model can be modified at different levels to improve the overall efficiency. The hardware subsystem was designed for both the models of AJIT processor according to their structure.

#### 3.2.1 Hardware subsystem in ISA-C model

ISA level model of the AJIT processor has all the individual components modelled with parallel threads. There is a testbench that mimics the external environment of the processor, and provide the initial memory map to start the execution. The model also has specific driver functions to read from and write to the standard I/O.

The main CPU core thread implements instruction fetch, decode and execute along with exceptions checks. The implemented memory subsystem contains Virtually Indexed Virtually Tagged (VIVT) instruction and data caches since they are the easiest and fastest design to implement. Model uses paging technique to use virtual memory, and refer a 3-level page table to get mapping of a virtual address. Both TLB and CPU caches are fully associative, with dual port TLB handling request from both instruction and data caches. The primary aim of this model is to work as a simulator for executing SPARC binaries and provide a reference behaviour for the hardware models. The debug support in ISA-C model is provided by a hardware server connected to the processor core as shown in Figure 3.5.

#### Hardware server

The Hardware server receives the debug link commands from the software server bridge. It has the ability to communicate with the processor core and memory separately. When the processor is turned on in debug mode, it will inform the hardware server and wait for a *continue* signal back. The hardware server will now wait for the connection request from GDB and once its established, all subsequent commands (read/write registers, set/clear break-points etc..) will be executed. The hardware server will allow the processor to run when it gets a *continue* message from software server bridge.



Figure 3.5: Hardware server on ISA-C model

In every execution cycle after instruction fetch, processor core will inform the current state and interrupt status to the hardware server and wait for *continue*. Now the hardware server compares the current Program Counter (PC) with all the valid break-point registers and memory address with all the valid watch-point registers. If there is no match, then continue signal is sent right away. Processor continues to write-back the results after getting the continue message. In cases of watch-point or break-point hit, the message is encoded and passed on to the software server bridge. Processor core will inform hardware server in the case of exceptions and interrupts as well. After receiving any such message, server bridge can send commands to view/modify the processor register/memory contents. It can also command the hardware server to set up new break and watch points, which the hardware server stores in one of the 8 local registers.

#### 3.2.2 Debug units in micro-architecture model

The micro-architecture model faithfully represents the actual processor hardware including the pipeline. It has three main parts: CPU Control Unit (CCU), Thread Execution Unit (TEU) and Memory Interface Unit (MIU). They are shown in Figure 3.6 and described below.

- 1. CPU Control Unit: When the processor is powered on, the control will be with the CPU Control Unit (CCU). The processor can be ran in normal or debug or single step mode based on the reset value provided. After initializing the processor registers, CCU transfers control (along with the current PC, NPC values) to the TEU. CCU will obtain the control back only when exception occur in the TEU. Then it will execute the trap handler and inform the TEU to stop fetching further instructions. After the CCU completes its part, TEU is allowed to continue execution and provided with PC, NPC values. CCU sends out the current processor mode every cycle for the testbench to check if it has entered the error mode.
- 2. Thread Execution Unit: TEU is essentially the actual processor pipeline that decides the actual processor throughput. It starts execution when the CCU hands over the PC, NPC set. The model has an elastic pipeline with subsequent stages connected using interlocking FIFOs (AHIR-V2 pipes) independent of any timing assumptions as shown in Appendix III.
  - Instructions in execution stage could be out of order, but they get ordered at the retire stage, making this an in-order pipeline. All instructions are given an 8-bit slot id by the fetch stage to preserve the order. Checks for interrupts are done during instruction fetch and all the load/store operations are strictly maintained to be in order. All exceptions are treated as precise, which requires all blocks to be synchronized. Exceptions occurring

at intermediate stages of pipeline are passed on to the retire stage and finally to CCU. All the subsequent instructions will pass through the pipeline without altering the processor state. Finally, the execution will continue normally when the CCU hands over a new set of PC, NPC values.

**3. Memory Interface Unit :** MIU is just the interface for the processor to read / write data from / to the main memory.



Figure 3.6: Debug units in micro-architecture model

The CCU and TEU were modified and two additional modules were added to the processor for supporting the debug functionalities proposed in this work and the final system is shown in Figure 3.6. The Debug interface unit is added to receive messages through the debug link, decode all the valid commands and generate their response. The break-point & watch-point related requests are handled by the TEU debug unit and the rest by CCU.

#### Debug interface unit

The debug interface unit receive all the messages coming through the debug link and send the responses back. It filters out all the break-point and watch-point related messages and forward them to the TEU debug unit. All the watch-point registers values are also locally stored. The requests for memory/register read/write operations are passed on to the CCU. Their responses are then sent back to the software server bridge through the debug link. When there is a break-point or watch-point hit, trap occurrence, interrupt etc.. the debug interface will be informed by the CCU for passing it on to the software server bridge. In cases of a watch-point hit, its stored address will also be sent as a second the packet.

#### Algorithm 2 Debug interface unit

```
1: function DEBUG_INTERFACE_DAEMON
        while ccu\_msq \neq CONNECT or qdb\_msq \neq CONNECT do \triangleright CCU, GDB connect
 2:
 3:
           ccu\_msg \leftarrow ccu\_to\_debug\_pipe
           gdb\_msg \leftarrow debug\_link\_in
 4:
       end while
 5:
       debug\_to\_ccu\_pipe, debug\_link\_out \leftarrow Acknowledge\_OK
 6:
        while 1 do
                                                                                          ▶ Infinite loop
 7:
           ccu\_msq \leftarrow ccu\_to\_debuq\_pipe
                                                                                  ▶ Message from CCU
 8:
           if (ccu_msg is valid) then
9:
               Decode ccu_msg
10:
               if (breakpoint or watchpoint or trap hit or interrupt) then
11:
                   stored\_PC, stored\_NPC, stored\_PSR \leftarrow ccu\_to\_debuq\_pipe
12:
               end if
13:
14:
               debug\_link\_out \leftarrow Encode\ ccu\_msg\ for\ GDB
               if (watchpoint(x) hit) then
15:
                   debug\_link\_out \leftarrow stored adddress of x
16:
               end if
17:
           end if
18:
           qdb\_msq \leftarrow debuq\_link\_in
                                                                           ▶ Message from Debug link
19:
           if (qdb\_msq \text{ is valid}) then
20:
21:
               Decode gdb_msg
               debug\_to\_ccu\_pipe \leftarrow gdb\_msg
22:
               if (msg\_length = 2) then
23:
                   gdb\_msg\_2 \leftarrow debug\_link\_in
24:
                   debuq\_to\_ccu\_pipe \leftarrow qdb\_msq\_2
25:
               end if
26:
               if (msg\_length = 3) then
27:
28:
                   qdb\_msq\_3 \leftarrow debuq\_link\_in
                   debug\_to\_ccu\_pipe \leftarrow gdb\_msg\_3
29:
               end if
30:
               if (PC or NPC or PSR write) then
31:
                   stored\_PC or stored\_NPC or stored\_PSR \leftarrow qdb\_msq\_2
32:
               else if (watchpoint(x) write) then
33:
34:
                   stored adddress of x \leftarrow gdb\_msg\_2
35:
               else if (read the memory / register) then
                   ccu\_data \leftarrow ccu\_to\_debug\_pipe
36:
                   debug\_link\_out \leftarrow ccu\_data
37:
               else if (CONTINUE or DETACH) then
38:
                   debug\_to\_ccu\_pipe \leftarrow stored\_PC, stored\_NPC, stored\_PSR
39:
               end if
40:
               if ((set/clear the breakpoint/watchpoint) or (write memory / register)) then
41:
                   debug\_link\_out \leftarrow Acknowledge\_OK
42:
               end if
43:
           end if
44:
       end while
45:
46: end function
```

Details of the unit are given in Algorithm 2. Every time the CCU stops and the debug interface is notified, the current values of Program Counter (PC), Next Program Counter (NPC), and Program Status Register (PSR) values are also send along with it. The debug interface unit locally stores these values and modifies them if user requests so. Finally when it receives a *continue* message, the debug interface sends back the their updated values to the CCU.

#### Modified CCU

The CCU is modified as given in Algorithm 3 to support the debug operations. Now it has to be stopped initially (for connecting with debug interface unit), on hitting watch-points/break-points, on interrupts, and other exceptions for transferring the control over to the interface unit. The commands of register/memory read and write from the software server bridge are executed by the CCU when it is stopped. Finally when the CCU receives a *continue* message, it resumes execution and the control is finally passed on to the TEU. CCU has separate connections to the TEU for reading and modifying the register contents, and to MIU for reading and modifying the memory contents.

#### Algorithm 3 CCU

```
1: function CPU_CCU
2:
       debug\_mode \leftarrow ENABLE
       Initialize processor
3:
       ccu\_to\_debug\_pipe \leftarrow CONNECT
 4:
       while debuq\_msq \neq Acknowledge\_OK do
                                                         ▶ Establish connection with debugger
5:
          debug\_msg \leftarrow debug\_to\_ccu\_pipe
6:
       end while
 7:
       CCURESPONDTOGDB(GDB_CONNECTED,0)
                                                                    ▶ Execute GDB commands
8:
       while 1 do
                                                                                 ▶ Infinite loop
9:
10:
          if (error_mode) then
11:
12:
              CCURESPONDTOGDB(ERROR_MODE,0)
          end if
13:
14:
          if (trap) and (debug\_mode = ENABLE) then
15:
              CCURESPONDTOGDB(TRAP,0)
16:
          end if
17:
18:
19:
          pass\_to\_teu \leftarrow 1
          while pass_to_teu do
20:
              ccu\_to\_teu \leftarrow CONTINUE
21:
22:
              teu\_msg \leftarrow teu\_to\_ccu\_pipe

    ▶ wait till TEU send back a response
```

```
if (breakpoint hit) and (debug\_mode = ENABLE) then
23:
                  CCURESPONDTOGDB(BP_HIT,reg)
24:
              else if (watchpoint hit) and (debuq\_mode = ENABLE) then
25:
                  CCURESPONDTOGDB(WP_HIT,reg)
26:
               else if (interrupt) and (debug\_mode = ENABLE) then
27:
                  CCURESPONDTOGDB(INTR,0)
28:
              else
29:
                  pass\_to\_teu \leftarrow 0
30:
              end if
31:
32:
           end while
       end while
33:
34: end function
35: function CCURESPONDToGDB(stop_reason,reg)
       ccu\_to\_debuq\_pipe \leftarrow \text{Encode (stop\_reason,reg)} for debugger
36:
       if (stop_reason = breakpoint or watchpoint or trap hit or interrupt) then
37:
           ccu\_to\_debug\_pipe \leftarrow PC, NPC, PSR
38:
       end if
39:
       debug\_msq \leftarrow debug\_to\_ccu\_pipe
40:
41:
       while debug\_msg \neq CONTINUE do
                                                     ▶ Execute GDB commands till CONTINUE
           Decode debug\_msg
42:
           if (read register x) then
43:
               ccu\_to\_debug\_pipe \leftarrow content of register x
44:
           else if (write register x) then
45:
              content of register x \leftarrow debug\_to\_ccu\_pipe
46:
           else if (read memory) then
47:
              mem\_address \leftarrow debug\_to\_ccu\_pipe
48:
               ccu\_to\_debug\_pipe \leftarrow content of mem\_address
49:
           else if (write memory) then
50:
              mem\_address \leftarrow debug\_to\_ccu\_pipe
51:
              mem\_data \leftarrow debug\_to\_ccu\_pipe
52:
              content of mem\_address \leftarrow mem\_data
53:
54:
           else if (set break-point/watch-point x) then
               ccu\_to\_teu\_debug\_unit \leftarrow Encode (SET, break/watch, x, debug\_to\_ccu\_pipe)
55:
           else if (remove break-point/watch-point x) then
56:
              ccu\_to\_teu\_debug\_unit \leftarrow Encode (REMOVE, break/watch, x)
57:
           else if (Interrupt) then
58:
              ccu\_to\_teu\_debug\_unit \leftarrow Encode (Interrupt)
59:
           else if (DETACH) then
60:
              debug\_mode \leftarrow DISABLE
61:
              break
62:
           end if
63:
64:
           debug\_msg \leftarrow debug\_to\_ccu\_pipe
       end while
65:
       if (debug\_msq = CONTINUE \text{ or DETACH}) then
66:
           PC, NPC, PSR \leftarrow debug\_to\_ccu\_pipe
67:
       end if
68:
69: end function
```

#### TEU Debug unit

The commands from debug interface to set or clear the break-points and watch-points are executed by storing them locally in the TEU debug unit. During every instruction execution, the PC address is compared with these stored valid break-points. For the memory access instructions, the address will also be compared against the valid watch-points. If either of the checks succeeds or an exception or interrupt occurs, the TEU debug unit will inform the retire unit of TEU to stop the program execution and transfer the control back to CCU. The debug interface can use this unit to interrupt the program execution (TEU) at any instant as per the software server bridge command. More details are given in Algorithm 4.

#### Algorithm 4 TEU

```
1: function TEU_DEBUG_UNIT
       while 1 do
2:
                                                                                      ▶ Infinite loop
3:
           ccu\_command \leftarrow ccu\_to\_teu\_debug\_unit
4:
           Decode ccu_command
5:
           if (ccu_command = set break-point/watch-point x) then
               break-point/watch-point (x) \leftarrow ccu\_command\_data, valid
6:
           else if (ccu_command = clear break-point/watch-point x) then
7:
8:
              break-point/watch-point (x) \leftarrow invalid
           else if Interrupt then
9:
               teu\_debug\_to\_retire \leftarrow interrupt
10:
           end if
11:
12:
           if (fetch\_address = content of breakpoint register x) then
13:
              teu\_debug\_to\_retire \leftarrow Breakpoint x hit
           end if
14:
           if (memory_address = content of watchpoint register x) then
15:
               teu\_debug\_to\_retire \leftarrow Watchpoint x hit
16:
           end if
17:
       end while
18:
19: end function
20: function TEU_MAIN
       while 1 do
                                                                                      ▶ Infinite loop
21:
           PC, NPC \leftarrow ccu\_to\_teu
22:
           while (bp_wp_intr not hit) and (no exceptions) and (no interrupt) do
23:
               Instruction fetch & decode
24:
              to\_teu\_debug\_unit \leftarrow fetch\_address, memory\_address
25:
26:
               Execute
              bp\_wp\_intr \leftarrow teu\_debug\_to\_retire
27:
           end while
28:
       end while
29:
30: end function
```

## Chapter 4

## Implementation & validation

The proposed in-system debugger has been implemented for all the AJIT processor models and validated with several test programs. The software subsystem is described in C and the hardware subsystem descriptions are according to the corresponding processor models are designed for.

### 4.1 Implementation

### 4.1.1 Software subsystem and Debug link

The cross GDB to be used for debugging the AJIT processor programs is generated by compiling the standard GDB source files with -target=sparc-buildroot-linux-uclibc option. It can be invoked by sparc-linux-gdb command on the host machine terminal. The source files have to be compiled with the gcc[11] cross compiler debug flag (-g) to use them for debugging.

In the ISA-C model source code, the software server bridge is referred as GPB (GDB to Processor Bridge). It is implemented as single C thread, compiled to form a library named gpb. Later the complete processor executable is created by compiling the core model and linking to this library. Currently the software subsystem supports only one RSP interface, the unix sockets. Functions in StartGPBThreads.c initializes everything and starts the main thread, gpb.c contains the main thread that listens on the socket and carries out the all the functionalities. GDBtoAJITbridge.c contains all the functions necessary to communicate over RSP interface (GDB to Server bridge) and debug link (Server to Processor). The implementation uses two data structures, one for representing RSP commands ( $rsp\_cmd$ ) and other for representing the debug link commands ( $dbg\_cmd$ ). All the standard functions required for threads and socket communications are used from the gcc libraries.

The current implementation supports only a single type of connection for the debug link, the AHIR-V2 [12] pipes. ENV\_to\_AJIT\_debug\_command and AJIT\_to\_ENV\_debug\_response are the two 32-bit pipes used to communicate with the AJIT processor hardware. A pipe is just essentially a FIFO with handshaking signals that provide a blocking nature to the data transfer[9]. They can be used for inter-thread communication in multi-threaded programs. A read request for a pipe will not succeed before some data is written to it and vice-versa. AHIR-V2 provides special read and write functions to facilitate this behaviour. Since the execution is blocked while expecting some data on a pipe, this can also be used as a locking mechanism. This is kind of a hardware mutex similar to those used in software (mutex functions in pthread library).

### 4.1.2 Debugging on ISA-C model

Each block of the ISA-C model is described as a thread, and so is the hardware server. It has three main functional blocks: for handling debug link communications, the processor side communication and a core unit to execute the commands sent by software server bridge. Processor core ISA-C model files (*sparcCore.c*, *execute.c*) are modified to achieve the required control flow.

Processor and hardware server use request-acknowledge mode communication through unidirectional AHIR-V2 pipes. When the processor needs to communicate something, it sends the corresponding opcode through  $CPU\_HWSERVER\_id$  (8-bit pipe) and the current processor state pointer through  $CPU\_to\_HWSERVER\_state$  (64-bit pipe). The received pointer is used by the hardware server to modify the processor state. Hardware server uses  $HWSERVER\_to\_CPU$  (32-bit pipe) for sending messages back to the processor pipeline.

The processor core, hardware server and testbench are compiled together to form a single executable. The memory map of the program and the unix socket port number should be given for running the executable and starting a debug session.

### 4.1.3 Debugging on micro-architecture simulation model

The micro-architecture model is described in Aa[13] language, representing the actual hardware of AJIT processor. Even though it is an intermediate representation in the AHIR-V2 toolchain, it can be also used to describe hardware. Such representations could be converted into C language for verification and to VHDL for hardware realization by the AHIR-V2 compiler. It supports the use of same software testbench for hardware and software simulations.

The model has an elastic pipeline with and all the modules are interconnected by AHIR-V2 pipes. Currently the processor core is described in hardware and the memory and caches are the same ones used with ISA-C model. There are basically two simulation models derived from the micro-architecture Aa description: C, and VHDL. The C code generated from the Aa representation can be compiled together with the testbench to produce a single executable similar to the ISA-C model. The usage and everything else remains the same as the ISA-C model.

The second derived model is by the simulation of generated VHDL description using ModelSim<sup>1</sup>. It simulates the core processor module and the testbench connects through the VHPI (VHDL Procedural Interface) library provided by AHIR-V2. The system will behave just like the actual hardware would, and provides a good platform for design verification before moving to hardware.

#### 4.1.4 Debugging on micro-architecture FPGA prototype

The VHDL description generated by AHIR compiler is synthesis ready. The design is synthesized with Vivado<sup>®</sup> Design suite and loaded on to the Xilinx<sup>2</sup> Virtex-7 VC709 FPGA card. The complete processor hardware with included debug units run at 100MHz on this FPGA prototype.

The communication medium between the testbench and processor hardware is different when it is on the FPGA. The physical interface will be the PCI Express bus, and necessary framework is provided by RIFFA 2.2 (Reusable Integration Framework for FPGA Accelerators)[14] platform. This open source framework provides additional hardware modules and software drivers for synchronizing and communicating FPGA based applications with computers. The complete system architecture of the FPGA prototype with RIFFA is given in Figure 4.1.

The software server bridge and the GDB communicate through RSP interface as described in the previous section. The server bridge and testbench interact through the same AHIR-V2 pipes as mentioned before. Here the testbench use RIFFA drivers for communicating with FPGA PCI Express block. The RIFFA module in hardware will interface this block with the actual AJIT processor with in-built debug modules.

#### 4.1.5 AHIR-V2

AHIR (A Hardware Intermediate Representation) compiler[12] is the high level synthesis tool set developed at IIT-Bombay. Systems can be described in higher level languages like C/C++ as

<sup>&</sup>lt;sup>1</sup>http://www.model.com/

<sup>&</sup>lt;sup>2</sup>http://www.xilinx.com/



Figure 4.1: In-system debugger on FPGA prototype

algorithms and then converted into VHDL digital system descriptions using the AHIR toolchain.

AHIR tools has a two level approach for this high level synthesis process. First it converts the code written in the higher level language to byte code using LLVM³ compiler. The byte code is subsequently converted into an intermediate representation called *Ahir Assembly* (Aa) language that uses petri nets as the basic data structure mechanism. The Aa representation is optimized and later transformed into VHDL through one more intermediate representation called *Virtual Circuit* (vC). Along with this the compiler also allows conversion of Aa representations

<sup>&</sup>lt;sup>3</sup>http://llvm.org/

into C for the easiness of design verification. The complete design flow is shown in Figure 4.2. AHIR factorizes any system into three components: control path, data path and storage. AHIR framework and methodology is correct by construction. i.e., the hardware produced from the high level language is the exact functional transformation of the input.



Figure 4.2: AHIR flow

### 4.2 Usage and Validation

#### 4.2.1 Using in-system debugger

The program for debugging has to be compiled using sparc-linux-gcc cross compiler with -g flag for including the debug information. Then the sparc-linux-gdb has to be invoked by providing this executable as the first argument. Now the appropriate testbench has to be started by providing the memory map (generated using the same compiler) of the same program and the port for the debugger to connect. These testbenches could correspond to any of the four AJIT processor models available

- ISA-C model
- Micro-architecture model in C
- Micro-architecture VHDL model running in simulator
- Micro-architecture model on FPGA prototype

If the model is running on simulator, it has to be started separately. The user will now be able to connect to the AJIT processor from the GDB using the following command.

#### (gdb) target remote :<port number>

The debugging session of AJIT processor has now been started, and the users can continue using it as a regular GDB session.

### 4.2.2 Validation on FPGA prototype

Several test programs running on the AJIT processor FPGA hardware prototype are were debugged using this in-system debugger to validate the current implementation.

An example session of in-system debugging is shown in Figure 4.3. This indicates how the

users will be able to use this infrastructure with the simple interface of GDB. Each of these commands from the user passes through all the blocks described in previous section and gathers its response from hardware. The interactions between the host PC and the hardware for this particular example program is shown in Figure. Reading the hardware state is carried out using several commands and their responses probing all the internal registers, few memory addresses and debug registers.

In cases of traps and interrupt, the details about the type of trap and the interrupt level will not provided by the current implementation. The user has to keep their track by adding breakpoints in the corresponding interrupt and trap handlers.

```
(gdb) target remote :8888
Remote debugging using :8888
0x00000000 in ?? ()
(gdb) l
1
        //add two numbers and display output
2
3
        #include "sparc stdio.h"
4
5
             attribute ((section(".text.main"))) main()
6
7
                int X, Y, SUM = 0;
8
                X = 7;
9
                Y = 25;
10
                SUM = X+Y;
(gdb) break 9
Breakpoint 1 at 0xf0004010: file adder.c, line 9.
(gdb) c
Continuing.
Breakpoint 1, main () at adder.c:9
                Y = 25;
(gdb) watch SUM
Hardware watchpoint 2: SUM
(gdb) c
Continuing.
Hardware watchpoint 2: SUM
0ld\ value = 0
New value = 32
0xf0004024 in main () at adder.c:10
                SUM = X+Y;
(gdb) detach
Detaching from program: /home/titto/AJITwork/AjitRepoV2/proces
/adder/output/adder.elf, Remote target
Ending remote debugging.
(gdb)
```

(a) GDB debug session



(b) Message communication with hardware

Figure 4.3: Validation on FGPA prototype

Following set of features have been validated on the FPGA prototype and all the previous models with several test programs.

- Stop initially and establish connection with GDB
- Read/modify the processor register and memory contents
- Set/clear break-points/watch-points and stop execution when they are hit
- Continue execution indefinitely or single step as per user command
- Interrupt the processor execution at any instant
- Detach the debugger and allow normal execution to continue

## Chapter 5

## Conclusion & Future work

The AJIT processor attempts to develop a quintessential embedded microprocessor using high level synthesis approaches. This work provides an in-system debugger for the AJIT processor with powerful debug capabilities and easy-to-use user interface. Users are able to remotely debug the programs running on the AJIT hardware in real time, and can even change the processor state. The complete system is implemented and tested at several levels and is currently being used for Linux kernel development of AJIT processor. The in-system debugger can also be used with the FPGA prototype by connecting it through PCIe Express bus. The hardware modules added as a part of this debugger were heavily used for verification of processor implementations. Finally this debugger will remain as the single point of AJIT processor hardware, to obtain its internal and in-system details and control it externally.

The next main challenge will be to design the communication interface between the host computer and the target hardware. As a part of another project[15] we have developed a JTAG based interface for this purpose, and it will be improved and used for this application. The debugger can also be improved to use multiple communication interfaces to iteract with the hardware and provide flexibility to the end user. By adding support for different RSP interfaces, the users will be able to debug programs from distant computers that are not directly connected with the hardware.

# Appendix I

# RSP Packets

| RSP Command     | Description                                                                                                                                                       | Response                                          | Type |
|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|------|
| qSupported      | Return the feature name followed by '+' if it is supported, '-' if it is not supported and value if necessary. As a minimum, just the packet size can be reported | PacketSize=600;<br>multiprocess-;<br>qRelocInsn-; | 2    |
| ?               | Report why the target halted. The reply should be the POSIX signal ID of the reason, Eg. 05 for BP exception, 10 for Bus error                                    | S signal ID                                       | 3    |
| qC              | Current thread being executed                                                                                                                                     | Т0                                                | 1    |
| Hc*, Hg*        | Specifying the threads for which the operations are applicable                                                                                                    | OK                                                | 2    |
| ${ m qOffsets}$ | The offsets for relocating the downloaded code. As we don't want any offset, they should be set to 0.                                                             | Text=0;Data=0;<br>Bss=0;                          | 2    |
| g               | Read all the internal registers of processor. The order for SPARC is G0-G7, O0-O7, L0-L7, I0-I7, F0-F31, Y, PSR, WIM, TBR, PC, NPC, FPSR, CPSR                    | register contents in order                        | 3    |

| qSymbol::                                                                                                                                                                                               | Request any symbol table data                                                                                                                                    | ОК                       | 1 |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|---|
| Xadd, offset: data                                                                                                                                                                                      | Load binary $data$ from $add$ to $add+$ $offset$ . If fails, GDB will do the same using M ( utilized in the proposed model )                                     | Empty                    | 1 |
| Madd, count: data                                                                                                                                                                                       | Write $data$ from $add$ to $add + count$                                                                                                                         | OK                       | 3 |
| $madd, \ count$                                                                                                                                                                                         | Read data from memory locations $add$ to $add + count$                                                                                                           | memory contents in order | 3 |
| vCont?                                                                                                                                                                                                  | Report if vCont actions are supported. Return vCont followed by 'c' for continue and 't' for stop, if they are supported.                                        | vCont;c;t                | 1 |
| S                                                                                                                                                                                                       | Single step execution on the target.  The response will be the signal (same as for?) from the hardware after halting execution when it finishes one instruction. | S signal ID              | 3 |
| С                                                                                                                                                                                                       | Continue execution                                                                                                                                               | S signal ID              | 3 |
| Znadd  Set breakpoint or Watch-point at a particular add. 'n' can be 0 for software breakpoint and 1 for hardware breakpoint, 2 for write watch point, 3 for read watch-point, 4 for access watch-point |                                                                                                                                                                  | OK                       | 3 |
| znadd                                                                                                                                                                                                   | Clear breakpoint at add and 'n' is same as in the previous case                                                                                                  | OK                       | 3 |
| D                                                                                                                                                                                                       | Detach from the remote server                                                                                                                                    | ОК                       | 3 |

| Pnumber = value | Write value to the register number in the standard SPARC sequence (given for command 'g') | ОК | 3 |
|-----------------|-------------------------------------------------------------------------------------------|----|---|
| Gvalues         | Write values to the registers in the standard SPARC sequence                              | ОК | 3 |

# Appendix II

# Debug link Packets

| Opcode label        | Op-<br>code<br>value | No:<br>of<br>words | Commnad data Interpretation          |
|---------------------|----------------------|--------------------|--------------------------------------|
| READ_IUNIT_REG      | 1                    | 1                  | 15:11 10 9 8 7 6 5 4:0               |
| WRITE_IUNIT_REG     | 2                    | 2                  | win-ptr reg psr wim tbr y asr reg-id |
| READ_FPUNIT_REG     | 3                    | 1                  | 15:6 5 4:0                           |
| WRITE_FPUNIT_REG    | 4                    | 2                  | unused fsr reg-id                    |
| READ_MEM            | 6                    | 2                  | 15:8 7:0                             |
| WRITE_MEM           | 7                    | 3                  | unused asi                           |
| SET_BREAK_POINT     | 8                    | 2                  |                                      |
| REMOVE_BREAK_POINT  | 9                    | 2                  | 15:4 3:0                             |
| SET_WATCH_POINT     | 10                   | 2                  | unused reg-id                        |
| REMOVE_WATCH_POINT  | 11                   | 2                  |                                      |
| EXECUTE_INSTRUCTION | 12                   | 2                  |                                      |
| READ_GENERAL_REG    | 13                   | 2                  | 15:3 2 1 0<br>unused csr npc pc      |

| CONNECT  | 14 | 1 |  |
|----------|----|---|--|
| DETACH   | 15 | 1 |  |
| CONTINUE | 16 | 1 |  |

# Appendix III

## Micro-architectural model TEU



## References

- [1] "IEEE standard for a 32-bit microprocessor architecture," *IEEE Std 1754-1994*, pp. 1–, 1995. DOI: 10.1109/IEEESTD.1995.79519.
- [2] SPARC International Inc., "The SPARC architecture manual v8," p. 295, 1992.
- [3] U. T. Electronics, "2014 embedded market study then, now: What's next ?," 2014 results of UBM Tech's annual comprehensive survey of the embedded systems markets worldwide., 2014.
- [4] D. Rath, "Design and implementation of an on-chip debug solution for embedded target systems," Master's thesis, University of Applied Sciences, Augsburg, Department of Computer Science, May 2005.
- [5] GRMON2 user's manual, English, version 2.0.75, Cobham Gaisler AB, 209 pp. [Online]. Available: http://www.gaisler.com/doc/grmon2.pdf.
- [6] Oracle solaris studio dbxtool debugger, English, Oracle, 4 pp. [Online]. Available: http://www.oracle.com/technetwork/server-storage/solarisstudio/documentation/debuggerproductbrief-197597.pdf.
- [7] R. Stallman, R. Pesch, and S. Shebs, *Debugging with gdb*, 10th ed., Free Software Foundation, Franklin Street, Boston, USA, Feb. 2011.
- [8] J. Bennett. (Nov. 2008). Howto: GDB remote serial protocol, [Online]. Available: http://www.embecosm.com/appnotes/ean4/html/.
- [9] M. Sarath, "Implementation and validation of a SPARC-V8 CPU," Master's thesis, Indian Institue of Technology, Bombay, Mumbai, India, Jun. 2014.
- [10] P. Aneesh, "Implementation & validation of memory subsystem model for SPARC V8 processor," Master's thesis, Indian Institue of Technology, Bombay, Mumbai, India, Jun. 2014.
- [11] F. S. Foundation. (2015). GCC optimizations, [Online]. Available: http://gcc.gnu.org/onlinedocs/gcc/Optimize-Options.html.

References 35

[12] S. D. Sahasrabuddhe, "A competitive pathway from high-level programs to hardware specifications," PhD thesis, Indian Institute of Technology, Bombay, IIT Bombay, Jul. 2009.

- [13] M. Desai, Aa language reference manual, Department of Electrical Engineering, Indian Institute of Technology, Mumbai, 400076, India, Mar. 2016.
- [14] M. Jacobsen, D. Richmond, M. Hogains, and R. Kastner, "Riffa 2.1: A reusable integration framework for fpga accelerators," *ACM Trans. Reconfigurable Technol. Syst.*, vol. 8, no. 4, 22:1–22:23, Sep. 2015, ISSN: 1936-7406. DOI: 10.1145/2815631. [Online]. Available: http://doi.acm.org/10.1145/2815631.
- [15] T. Thomas and M. P. Desai, Scan chain based testing mechanism for digital systems, 2nd ed., Wadhwani Electronics Lab, Electrical Engineering Department, IIT Bombay, Jan. 2015.