

- common bus.
- onnected to the internal processor bus via the memory da register MDR and the memory address register, MAR respective
- · Register MDR has two inputs and two outputs
- bus for from the internal processor bus.
- · The data stored in MDR may be placed on either bus.

- · The input of MAR is connected to its internal bus and its output is connected to the external bus.
- · The control lines of the memory bus are connected to the instruction decoder and control logic.
- · This unit is responsible for issuing the signals that control the operation of all the units inside the processor and for increasing with the memory bus.
- · The MUX selects either the output of register y or a constant value 4 to be protected or input A of the ALU.
- · The constant 4 is used to increment the contents of the program counter

with few enceptions, the operations specified by an intersection can be caused out by performing one or more of the following actions.

- · Read the contents of a given memory location and load then into a processor register.
- e read data from one or more processor registers.
- · Person an avrithmetic or logic operations and place the result into a processor register
- memory location.

## Multiple Bus organization

- processors provide multiple internal paths that enable several transfers to take place in parallel.
- \* Figure shows a three bus structure used to connect the segister and the ALU of the processor.
- All general purpose register are combined into a single block called the register file. It consists of three parts There are two putputs, allowing the concepts of two different registers to be accessed simultaneously and have their contents placed on bus A and B. The third part always the data on bus A and B. The third part always the data on bus A and B. The third part always the data on bus C to be waded into a third register during the same clock cycle
- Bus A and B are used to transfer the source operands the A and B inputs of the ALU, where an arithmetic or logic operation may be performed. The result is transferred to the destination over bus c.

Incrementer unit, which is used to increment the pe

by 4.



En. consider 3 operande instructions APP R4, R5, R6

step Action

- 1. PC out R=B MAR in, Read IndPC
- 2. WMFC
- 3. MDR out B; R=B, IR'in
- 4. R4 out A, R5 outs, Select A, Add, R6 in, End.



Fig: Single Bus Organizations

- · ALU and all the registers are interconnected via a single common bus.
- · The data and address lines of the enternal memory bus connected to the internal. processor bus via the memory data register MDR and the memory address register, MAR respectively
- · Register MDR has two inputs and two outputs
- · Data may be loaded into MDR either from the memory bus for from the internal processor bus.
- · The data stored in MDR may be placed on either bus.