## XILLYBUS. IP cores and design services

HOME DOWNLOAD DOCUMENTATION LICENSING IP CORE FACTORY CONTACT

## $IP \ \ Core \ \ Factory - \ List \ of \ device \ files \ for \ IP \ core \ "zboard\_xillybus\_ip"$

Hello, aditya.saripalli@students.iiit.ac.in ( manage )

Log out

My saved IP cores

## Core summary

| Name                             | Status   | Target device family        | Operating system |  |  |  |  |  |
|----------------------------------|----------|-----------------------------|------------------|--|--|--|--|--|
| zboard_xillybus_ip ( replicate ) |          |                             |                  |  |  |  |  |  |
|                                  | Download | Xilinx Zynq-7000 (Zedboard) | Linux only       |  |  |  |  |  |
|                                  |          |                             | Add a new core   |  |  |  |  |  |

## Device files

| Name                | Direction                    | Data width | Expected BW  | Autoset | Details                                 |  |  |
|---------------------|------------------------------|------------|--------------|---------|-----------------------------------------|--|--|
| xillybus_read_32    |                              |            |              |         |                                         |  |  |
|                     | Upstream<br>(FPGA to host)   | 32 bits    | 128 MB/s     | Yes     | Data acquisition / playback (100 ms)    |  |  |
| xillybus_write_32   |                              |            |              |         |                                         |  |  |
|                     | Downstream<br>(host to FPGA) | 32 bits    | 128 MB/s     | Yes     | Data acquisition / playback (100 ms)    |  |  |
| xillybus_mem_8      |                              |            |              |         |                                         |  |  |
|                     | Upstream<br>(FPGA to host)   | 8 bits     | 102.400 kB/s | Yes     | Address/data interface (5 address bits) |  |  |
|                     | Downstream<br>(host to FPGA) | 8 bits     | 102.400 kB/s | Yes     | Address/data interface (5 address bits) |  |  |
| xillybus_smb        |                              |            |              |         |                                         |  |  |
|                     | Upstream<br>(FPGA to host)   | 8 bits     | 10.240 kB/s  | Yes     | Command and status                      |  |  |
|                     | Downstream<br>(host to FPGA) | 8 bits     | 10.240 kB/s  | Yes     | Command and status                      |  |  |
| xillybus_read_16_1  |                              |            |              |         |                                         |  |  |
|                     | Upstream<br>(FPGA to host)   | 16 bits    | 16 MB/s      | Yes     | Short message transport                 |  |  |
| xillybus_read_16_2  |                              |            |              |         |                                         |  |  |
|                     | Upstream<br>(FPGA to host)   | 16 bits    | 16 MB/s      | Yes     | Short message transport                 |  |  |
| xillybus_write_16_1 |                              |            |              |         |                                         |  |  |
|                     | Downstream<br>(host to FPGA) | 16 bits    | 16 MB/s      | Yes     | Short message transport                 |  |  |
| xillybus_write_16_2 |                              |            |              |         |                                         |  |  |
|                     | Downstream<br>(host to FPGA) | 16 bits    | 16 MB/s      | Yes     | Short message transport                 |  |  |
|                     |                              |            |              |         |                                         |  |  |

<sup>©</sup> Copyright 2010-2020 Xillybus Ltd. | Email for inquiries: general@xillybus.com

1 of 1 21-04-2020, 12:07