

# DAY-49 #100DAYSOFRTL

**Aim:-** Implementation of T Flip-Flop using Verilog. **RTL CODE:-**

```
////DAY-49
   ////DATE:-18/02/2024
   ////Implementation of T-Flipflop
   module Day_49(input clk,rst,T,
   output reg q, output qbar);
O always @(posedge clk) begin
O hif(rst) begin
O |q<=0;
   end
   else begin
O case (T)
O 1'b0:{q}={q};
1'b1:{q}={~q};
   endcase
   end
   end
O assign qbar=~q;
   endmodule
```

## **TESTBENCH:-**

```
module Day_49_tb();
   reg clk, rst, T;
   wire q,qbar;
   Day_49 uut(clk,rst,T,q,qbar);
O always #5 clk=~clk;
O initial clk=0;
   initial begin
O rst=1; #10;
O |rst=0;
O |T=1'b0; #10;
O $\display("T=\b,q=\b,qbar=\b",T,q,qbar);
O T=1'b1; #10;
$\display("T=%b,q=%b,qbar=%b",T,q,qbar);
O |T=1'b0; #10;
$\int\$\display("T=\b,q=\b,qbar=\b",T,q,qbar);
O T=1'b1; #10;
$\display("T=\b',q=\b',qbar=\b'',T,q,qbar);
○⇒$finish();
   end
   'endmodule
```

#### **OUTPUT:-**

T=0, q=0, qbar=1

T=1, q=1, qbar=0

T=0, q=1, qbar=0

T=1,q=0,qbar=1

## **WAVEFORMS:-**



# **SCHEMATIC:-**





\_\_\_\_\_