

# DAY-73 #100DAYSOFRTL

**Aim:-** Implementation of JK F/F TO D F/F using Verilog.

### **RTL CODE:-**

```
////DATE:-13/03/2024
   !////DAY-73
   ////Implementation of JK FF TO D FF
   module Day_73(input clk,rst,D,
   output q,qbar);
   wire w1;
o hot g1(w1,D);
   Jkff1 jkff(clk,rst,D,w1,q,qbar);
   endmodule
   /// JK flipflop
   module Jkff1(input clk,rst,J,K,
   output reg q, qbar);
O always@(posedge clk) begin
O dif(rst) begin
O |q<=0;
O |qbar<=1;
   end
   else begin
O case({J,K})
|2'b00:{q,qbar}<={q,qbar};</pre>
O 2'b01:{q,qbar}<={1'b0,1'b1};
O 2'b10:{q,qbar}<={2'b10};
0 |2'b11:{q,qbar}<={qbar,q};</pre>
   default: begin end
   endcase
   end
   lend.
   endmodule
```

#### **WAVEFORMS:-**



#### **TESTBENCH:-**

```
module Day_73_tb();
   reg clk,rst,D;
   wire q,qbar;
   Day_73 uut(clk,rst,D,q,qbar);
O always #5 clk=~clk;
O |initial clk=0;
   initial begin
O |rst=1;
O |rst=0;
O |D=0; #20;
O D=1; #30;
O D=0; #20;
O D=1; #30;
O D=0; #20;
O D=1; #30;
O D=0; #20;
O |D=1; #30;

$finish();
   end
   endmodule
```

## **SCHEMATIC:-**



