

## DAY-78 #100DAYSOFRTL

# **Aim:-** Implementation of D FLIPFLOP TO JK FLIPFLOP.

#### **RTL CODE:-**

```
1
        ////DATE:-18/03/2024
2 🖶
        1///DAY-78
3 ¦
        1///Implementation of D FF TO JK FF
        module Day_78 (input clk, rst, J, K, output
        q,qbar);
        wire w1, w2, w3;
    O and g1(w1,J,qbar);
7
8
    o and g2(w2,(~K),q);
    or g3(w3,w1,w2);
10
        Dff DFF(w3,clk,rst,q,qbar);
11 🖒
        endmodule
12
13 !
        module Dff(input D,clk,rst,
14
        output reg q,qbar);
15 | O always @(posedge clk) begin
16 | O if(rst) begin
17 ¦
    <=0;
    O |qbar<=1;
18 ¦
19
        end
20 🖨
        else begin
21 Case (D)
22 | O | 1'b0:{q,qbar}<={1'b0,1'b1};
23 | O |1'b1:{q,qbar}<={1'b1,1'b0};
        endcase
25 ¦
        end
        end
        endmodule
```

#### **WAVEFORMS:-**



#### **TESTBENCH:-**

```
module Day_78_tb();
    reg clk,rst,J,K;
    wire q,qbar;
    Day_78 uut(clk,rst,J,K,q,qbar);
    always #5 clk=~clk;
    initial clk=0;
    initial begin
    rst=1; #10;
    rst=0;
    J=0; K=0; #10;
    J=0; K=1; #10;
    J=1; K=0; #10;
    J=1; K=1; #10;
    end
    endmodule
```

### **SCHEMATIC:-**



