

## DAY-1 #100DAYSOFRTL

# **Aim:-** Basic Logic gates implementation using NAND(Universal gate)

#### **RTL CODE:-**

```
i///Date:-01/01/2024
   module Nand gate(
   input a,b, output y_not,y_and,y_or,y_nor,y_xor,
   wire w1, w2, w3, w4, w5, w6, w7, w8, w9, w10, w11, w12, w13;
o hand g1(y_not,a,a); ///NOT GATE
nand g2(w1,a,b);
nand g3(y_and,w1,w1);//AND GATE
nand g4(w2,a,a);
nand g5(w3,b,b);
o | nand g6(y_or,w1,w2); ///OR GATE
nand g7(w4,a,a);
nand g8(w5,b,b);
o |nand g9(w6,w4,w5);
onand g10(y_nor,w6,w6);///NOR GATE
nand g11(w7,a,b);
nand g12(w8,a,w7);
o |nand g13(w9,b,w7);
o mand g14(y_xor,w8,w9);///XOR GATE
o |nand g15(w10,a,b);
nand g16(w11,a,w10);
nand g17(w12,b,w10);
o nand g18 (w13, w11, w12);
O nand g19(y xnor, w13, w13);///xnor GATE
   !endmodule
```

#### **OUTPUT:-**

```
a=0,b=0,y_not=1,y_and=0,y_or=0,y_nor=1,y_xor=0,y_xnor=1
a=0,b=1,y_not=1,y_and=0,y_or=0,y_nor=0,y_xor=1,y_xnor=0
a=1,b=0,y_not=0,y_and=0,y_or=1,y_nor=0,y_xor=1,y_xnor=0
a=1,b=1,y_not=0,y_and=1,y_or=1,y_nor=0,y_xor=0,y_xnor=1
```

#### **WAVEFORMS:-**



### **SCHEMATIC:-**





\_\_\_\_\_\_