

# DAY-16 #100DAYSOFRTL

**Aim:**- Implementation of 2X2 BIT MULTIPLIER Using Verilog.

#### **BLOCK DIAGRAM:-**



Schematic of 2x2 Bit Multiplier Using Single Bit Adder

### **RTL CODE:-**

```
////DATE:-16/01/2024
   ////Implementation of Two Bit Multiplier(2X2)
   module HalfAdder(input A,B,
   output Sum, Carry);
O assign Sum=A^B;
O assign Carry=A&B;
   endmodule
   module Two_BitMul(input [1:0]A,B,
   output [3:0] P);
   wire [3:0]W;
and g1(P[0],A[0],B[0]);
o and g2(W[0],A[0],B[1]);
O |and g3(W[1],A[1],B[0]);
o and g4(W[2],A[1],B[1]);
   HalfAdder MO(.A(W[1]),.B(W[0]),.Sum(P[1]),.Carry(W[3]));
   HalfAdder M1(.A(W[2]),.B(W[3]),.Sum(P[2]),.Carry(P[3]));
   endmodule
```

#### **TESTBENCH:-**

```
module Two BitMul tb();
   reg [1:0] A,B;
   wire [3:0] P;
   Two BitMul uut(.A(A),.B(B),.P(P));
   initial begin
O for(integer i=0; i<10; i=i+1) begin
O A=$random();
O B=$random();
O #10;
$\infty\ \$\display("A=\d, B=\d, P=\d", A, B, P);
   end.
   !end
   initial begin
O #200;
$finish();
   end!
   endmodule
```

#### **OUTPUT:-**

```
A=0,B=1,P= 0
A=1,B=3,P= 3
A=1,B=1,P= 1
A=1,B=2,P= 2
A=1,B=1,P= 1
A=2,B=1,P= 2
A=1,B=0,P= 0
A=1,B=2,P= 2
A=1,B=2,P= 2
A=1,B=3,P= 3
```

## **SCHEMATIC:-**



## **WAVEFORMS:-**

| Name               | Value | 0.000 ns | 20.000 ns | 40.000 ns | 60.000 ns | 80.000 ns | 100.000 ns | 120.000 ns | 140.000 ns | 160.000 ns | 180.000 ns   2 |
|--------------------|-------|----------|-----------|-----------|-----------|-----------|------------|------------|------------|------------|----------------|
| > <b>®</b> A[1:( 1 | 1     | 0        | 1         |           |           |           | 2          | X          |            |            |                |
| > <b>W</b> B[1:0 2 | 2     | 1        | 3         | 1         | 2         |           | i          | 0          |            | 2          | 3              |
| > <b>W</b> P[3:0 2 | 2     | 0        | 3         | 1         | 2         | 1         | 2          | 0          |            | 2          | 3              |
|                    |       |          |           |           |           |           |            |            |            |            |                |

