

# DAY-5 #100DAYSOFRTL

Aim:- Implementation of minimized boolean expression using 6-Variable K-map and Verilog code.

F(A,B,C,D,E,F)=Mintermsof(0,5,7,8,9,12,13,23,24, 25,28,29,37,40,42,44,46,55,56,57,60,61);

Minimized
Expression=BC`E+`AC`E+A`BC`F+B`CDEF+

`B`CDEF+`A`B`CDF+`A`B`D`E`F

#### **RTL CODE:-**

## **TESTBENCH:-**

```
////DATE:-05/01/2023
///Minimazation using a 6-Variable Kmap
///Min terms (0,5,7,8,9,12,13,23,24,25,28,29,
//37,40,42,44,46,55,56,57,60,61);
module Day 5 tb();
reg A, B, C, D, E, F;
wire Y;
Day 5 dut (A, B, C, D,
E, F, Y);
initial begin
A=0:B=0:C=0:D=0:E=0:F=0:
$display("A=%b,B=%b,C=%b,D=%b,E=%b,F=%b,Y=%b",A,B,C,D,E,F,Y);
A=0;B=0;C=0;D=0;E=0;F=0;
#10;
$display("A=%b,B=%b,C=%b,D=%b,E=%b,F=%b,Y=%b",A,B,C,D,E,F,Y);
A=0;B=0;C=0;D=0;E=0;F=1;
#10;
$display("A=%b,B=%b,C=%b,D=%b,E=%b,F=%b,Y=%b",A,B,C,D,E,F,Y);
A=0;B=0;C=0;D=0;E=1;F=0;
#10;
$display("A=%b,B=%b,C=%b,D=%b,E=%b,F=%b,Y=%b",A,B,C,D,E,F,Y);
A=0;B=0;C=0;D=1;E=0;F=0;
$display("A=%b,B=%b,C=%b,D=%b,E=%b,F=%b,Y=%b",A,B,C,D,E,F,Y);
A=0; B=0; C=1; D=0; E=0; F=0;
$display("A=%b,B=%b,C=%b,D=%b,E=%b,F=%b,Y=%b",A,B,C,D,E,F,Y);
A=0;B=1;C=0;D=0;E=0;F=0;
$display("A=%b,B=%b,C=%b,D=%b,E=%b,F=%b,Y=%b",A,B,C,D,E,F,Y);
A=1;B=0;C=0;D=0;E=0;F=0;
#10;
34 | $display("A=%b,B=%b,C=%b,D=%b,E=%b,F=%b,Y=%b",A,B,C,D,E,F,Y);
35 A=1;B=1;C=0;D=0;E=0;F=0;
36 | #10;
37 :
    $display("A=%b,B=%b,C=%b,D=%b,E=%b,F=%b,Y=%b",A,B,C,D,E,F,Y);
    A=1;B=1;C=1;D=0;E=0;F=0;
39
40 | $display("A=%b,B=%b,C=%b,D=%b,E=%b,F=%b,Y=%b",A,B,C,D,E,F,Y);
41 | A=1;B=1;C=1;D=1;E=0;F=0;
43 $\frac{\$display("A=\$b,B=\$b,C=\$b,D=\$b,E=\$b,F=\$b,Y=\$b",A,B,C,D,E,F,Y);}
44 \mid A=1; B=1; C=0; D=1; E=1; F=0;
45 | #10;
     $display("A=%b,B=%b,C=%b,D=%b,E=%b,F=%b,Y=%b",A,B,C,D,E,F,Y);
47
    A=0;B=0;C=1;D=0;E=1;F=0;
48 ! #10;
49 | $display("A=%b,B=%b,C=%b,D=%b,E=%b,F=%b,Y=%b",A,B,C,D,E,F,Y);
50 A=0;B=0;C=1;D=0;E=1;F=1;
51 | #10;
52 | $display("A=\b,B=\b,C=\b,D=\b,E=\b,F=\b,Y=\b',A,B,C,D,E,F,Y);
53 🖒 end
54 \varphi initial begin
55
    #200;
56 | $finish();
57 🖒 end
58 \stackrel{.}{\ominus} endmodule
```

#### **OUTPUT:-**

A=0,B=0,C=0,D=0,E=0,F=0,Y=1
A=0,B=0,C=0,D=0,E=0,F=1,Y=0
A=0,B=0,C=0,D=0,E=1,F=0,Y=0
A=0,B=0,C=0,D=1,E=0,F=0,Y=0
A=0,B=0,C=0,D=1,E=0,F=0,Y=0
A=0,B=0,C=1,D=0,E=0,F=0,Y=1
A=0,B=1,C=0,D=0,E=0,F=0,Y=0
A=1,B=0,C=0,D=0,E=0,F=0,Y=0
A=1,B=1,C=0,D=0,E=0,F=0,Y=0
A=1,B=1,C=1,D=0,E=0,F=0,Y=0
A=1,B=1,C=1,D=0,E=0,F=0,Y=1
A=1,B=1,C=1,D=1,E=0,F=0,Y=1
A=1,B=1,C=1,D=1,E=0,F=0,Y=1
A=1,B=1,C=1,D=1,E=0,F=0,Y=1
A=1,B=1,C=1,D=1,E=0,F=0,Y=0
A=0,B=0,C=1,D=0,E=1,F=0,Y=0
A=0,B=0,C=1,D=0,E=1,F=1,Y=0

## **SCHEMATIC:-**



## **WAVEFORMS:-**





\_\_\_\_\_\_