### LecLabMeet-12-MIPS-vhdl

a walkthrough part-1-and-2

Sachin B. Patkar

**EE-705-spring-sem-2020-21 VLSI Design Lab**Mon-22-Feb-2021

Based on

https://www.fpga4student.com/2017/09/vhdl-code-for-mips-processor.html

ISA, uArch etc

The Instruction Format and Instruction Set Architecture for the 16-bit single-cycle MIPS are as follows:

| Name          |           |           |           | Fields            | fpga4studer | nt.com Comments                       |  |  |
|---------------|-----------|-----------|-----------|-------------------|-------------|---------------------------------------|--|--|
| Field<br>size | 3<br>bits | 3<br>bits | 3<br>bits | 3<br>bits         | 4 bits      | All MIPS-L instructions 16<br>bits    |  |  |
| R-<br>format  | op        | rs        | rt        | rd                | funct       | Arithmetic instruction format         |  |  |
| I-format      | op        | rs        | rt        | Address/immediate |             | Transfer, branch, immediate<br>format |  |  |
| J-format      | op        |           |           | target add        | dress       | Jump instruction format               |  |  |

| Name | Format | Comments |        |        |        |        |                 |
|------|--------|----------|--------|--------|--------|--------|-----------------|
|      | Format | 3 bits   | 3 bits | 3 bits | 3 bits | 4 bits | Comments        |
| add  | R      | 0        | 2      | 3      | 1      | 0      | add \$1,\$2,\$3 |
| sub  | R      | 0        | 2      | 3      | 1      | 1      | sub \$1,\$2,\$3 |
| and  | R      | 0        | 2      | 3      | 1      | 2      | and \$1,\$2,\$3 |
| or   | R      | 0        | 2      | 3      | 1      | 3      | or \$1,\$2,\$3  |
| slt  | R      | 0        | 2      | 3      | 1 4    |        | slt \$1,\$2,\$3 |
| jr   | R      | 0        | 7      | 0      | 0      | 8      | jr \$7          |
| lw   | I      | 4        | 2      | 1      | 7      |        | lw \$1, 7 (\$2) |
| sw   | I      | 5        | 2      | 1      | 1      | 7      | sw \$1, 7 (\$2) |
| beq  | I      | 6        | 1      | 2      | 7      |        | beq \$1,\$2,7   |
| addi | I      | 7        | 2      | 1      | 7      |        | addi \$1,\$2,7  |
| j    | J      | 2        |        | 500    |        |        | j 1000          |
| jal  | J      | 3        |        | 50     | 0      |        | jal 1000        |
| slti | I      | 1        | 2      | 1      | 7      |        | slti \$1,\$2,7  |



- 1. Add: R[rd] = R[rs] + R[rt]2. Subtract : R[rd] = R[rs] - R[rt]3. And: R[rd] = R[rs] & R[rt] $4. \mathbf{Or} : \mathbf{R[rd]} = \mathbf{R[rs]} \mid \mathbf{R[rt]}$ 5. SLT: R[rd] = 1 if R[rs] < R[rt] else 0 6. **Jr: PC=R[rs]** 7. Lw: R[rt] = M[R[rs] + SignExtImm]8. Sw : M[R[rs]+SignExtImm] = R[rt]9. Beq: if(R[rs]==R[rt]) PC=PC+1+BranchAddr 10. Addi: R[rt] = R[rs] + SignExtImm11. J: PC=JumpAddr 12. Jal: R[7]=PC+2;PC=JumpAddr 13. SLTI: R[rt] = 1 if R[rs] < imm else 0  $SignExtImm = \{9\{immediate[6]\}, imm\}$  $JumpAddr = \{ (PC+1)[15:13], address \}$ BranchAddr = { 7{immediate[6]}, immediate, 1'b0 }
  - Caution: A couple of minor discrepancies between the (register-transfer-notation) RTN description of Instructions and their actual implementation in fpga4student's vhdl code



# parts of Microarchitecture!

Let's correlate

HDL code fragments

with

```
-- PC of the MIPS Processor in VHDL
  process(clk,reset) begin
                                                                                         Control
                                                                                                 Morrica
    if (reset='1') then pc current <= x"0000";
                                                             fpga4student dom
    elsif (rising edge(clk)) then pc current <= pc next;</pre>
                                                                                                  AL THERE
    end if:
 end process;
                                                                                                 Harry de
                                                                                      instrl15:131
  -- PC + 2
  pc2 \le pc current + x"0002";
                                                                                        Instr 12:10
                                                                                          Instr 9:7
  -- PC is assumed to contain byte-address, -
      and not word address, hence +2
Instruction Memory: entity work.Instruction Memory VHDL
                                           instruction => instr );
    port map ( pc=> pc current,
control: entity work control unit VHDL
 port map (reset => reset, opcode => instr(15 downto 13),
  reg dst => reg dst, mem to reg => mem to reg,
  alu_op => alu_op, jump => jump, branch => branch, mem_read => mem_read,
  mem write => mem write, alu src => alu src,
  reg_write => reg_write, sign_or_zero => sign_or_zero );
```



```
reg write dest: in std logic vector(2 downto 0);
reg_write_data: in std_logic_vector(15 downto 0); reg_read_addr_1: in std_logic_vector(2 downto 0);
reg_read_data_1: out std_logic_vector(15 downto 0); reg_read_addr_2: in std_logic_vector(2 downto 0);
reg read data 2: out std logic vector (15 downto 0)
end register file VHDL;
architecture Behavioral of register_file_VHDL is
  type reg_type is array (0 to 7) of std_logic_vector (15 downto 0);
  signal reg_array: reg_type;
begin
 process(clk,rst) begin if(rst='1') then ......
    elsif(rising_edge(clk)) then
      if(reg write en='1') then
        reg_array(to_integer(unsigned(reg_write_dest))) <= reg_write_data;</pre>
      end if:
    end if:
 end process;
 reg_read_data_1 <= x'''0000" when reg_read_addr_1 = "000" else
                                                   reg_array(to_integer(unsigned(reg_read_addr_1)));
 reg_read_data_2 <= x"0000" when reg_read_addr_2 = "000" else
                                                   reg_array(to_integer(unsigned(reg_read_addr_2)));
end Behavioral:
```

entity register file VHDL is port (clk,rst: in std logic; reg write en: in std logic;

Walking along the Datapath

## To help focus on the arithm/memory instructions, I have omitted branch/jump related microarchitecture from the diagram



R-type instruction Vcc ADD - immediate VICC Load word Vcc

# Store Word



Juxtaposing ....





- 1. Add: R[rd] = R[rs] + R[rt]
- 2. Subtract : R[rd] = R[rs] R[rt]
- 3. And: R[rd] = R[rs] & R[rt]
- 4. Or: R[rd] = R[rs] | R[rt]
- 5. SLT: R[rd] = 1 if R[rs] < R[rt] else 0
- 6. **Jr: PC=R[rs]**
- 7. Lw: R[rt] = M[R[rs] + SignExtImm]
- 8. Sw : M[R[rs]+SignExtImm] = R[rt]
- 9. Beq: if(R[rs]==R[rt]) PC=PC+1+BranchAddr
- 10. Addi: R[rt] = R[rs] + SignExtImm
- 11. J: PC=JumpAddr
- 12. Jal: R[7]=PC+2;PC=JumpAddr
- 13. SLTI: R[rt] = 1 if R[rs] < imm else 0

 $SignExtImm = \{ 9 \{ immediate[6] \}, imm$ 

 $JumpAddr = \{ (PC+1)[15:13], address \}$ 

BranchAddr = { 7{immediate[6]}, immediate, 1'b0 }

Register Transfer

Caution: Mismatch between this RTN description and the implementation. Here PC+1 Indicates the address of next instruction-word (not byte). Whereas in HDL code, it is assumed that PC contains address of first byte of instruction

Note the corrections: The rs field of Instr, I.e. Instr[12:10] is fed to reg\_read\_addr\_1 port of RegFile, rt field, I.e. Instr[9:7] drives the 2nd address port of RegFile. And both rt and rd ( I.e. Instr[6:4] ) fields of Instr, along with constant "111" are options for the 3rd address port of RegFile







JAL (i.e. jump-and-link) insruction needs to supply "111" as the address of the destination-register in RegFile

# Let's Look at Some Control Signals!



R-type markuchon Based on the provided instruction set, the data-path and control unit are designed and implemented. Control unit design: Control signals alu Instruction ALU Memo Reg MemRead ALUOp Reg Mem Branc Jump Src Write Dst Reg h Write R-type LW SW ngdi beq jal slti 

Based on the provided instruction set, the data-path and control unit are designed and implemented.

Control unit design:

alu-syc

| Control signals |     |     |       |                |         |       |       |       |      |  |  |
|-----------------|-----|-----|-------|----------------|---------|-------|-------|-------|------|--|--|
| Instruction     | Reg | ALU | Memto | Reg            | MemRead | Mem   | Branc | ALUOp | Jump |  |  |
|                 | Dst | Src | Reg   | Wr <u>it</u> e |         | Write | h     |       |      |  |  |
| R-type          | 1   | 0   | 0     | 1              | 0       | 0     | 0     | 00    | 0    |  |  |
| LW              | 0   |     | 1     | 1              | 1       | 0     | 0     | 11    | 0    |  |  |
| sw              | 0   |     | 0     | 0              | 0       | 1     | 0     | 11    | 0    |  |  |
| addi            | 0   | 1   | 0     | 1              | 0       | 0     | 0     | 11    | 0    |  |  |
| beq             | 0   | 0   | 0     | 0              | 0       | 0     | 1     | 01    | 0    |  |  |
| j               | 0   | 0   | 0     | 0              | 0       | 0     | 0     | 00    | 1    |  |  |
| jal             | 2   | 0   | 2     | 1              | 0       | 0     | 0     | 00    | 1    |  |  |
| slti            | 0   |     | 0     | 1              | 0       | 0     | 0     | 10    | 0    |  |  |



Based on the provided instruction set, the data-path and control unit are designed and implemented.

Control unit design:

|             |     |             |              | Cont         | rol signals |              |            |       |      |
|-------------|-----|-------------|--------------|--------------|-------------|--------------|------------|-------|------|
| Instruction | Reg | ALU         | Memto<br>Reg | Reg<br>Write | MemRead     | Mem<br>Write | Branc<br>h | ALUOp | Jump |
| R-type (    | 1)  | (0)         | 0            | 1            | 0           | 0            | 0          | 00    | 0    |
| LW          | 0   |             | 1            | 1            | 1           | 0            | -0         | 11    | -0   |
| sw          | 0   | $(\exists)$ | 0            | 0            | 0           | 1            | 0          | 11    | 0    |
| addi        | 0   | (I)         | 0            | 1            | 0           | 0            | 0          | 11    | 0    |
| beq         | 0   | 0           | 0            | 0            | 0           | 0            | 1          | 01    | 0    |
| j           | 0   | 0           | 0            | 0            | 0           | 0            | 0          | 00    | 1    |
| jal         | 2   | 0           | 2            | 1            | 0           | 0            | 0          | 00    | 1    |
| slti        | 0   | (1)         | 0            | 1            | 0           | 0            | 0          | 10    | 0    |



```
read_data2 <= imm_ext_when alu_src='!' else reg_read_data_2;
alu: entity work.ALU_VHDL port map (
    a => reg_read_data_1, b => read_data2,
    alu_control => ALU_Control, alu_result => ALU_out, zero => zero_flag );
```

We would need either sign-extended version of zero-extended version of "imm" field (i.e. instr(6 downto 0)) for I-format arithmetic (add/sub) or I-format logical-op instruction tmp1 <= (**others** => instr(**6**)); sign ext im <= tmp1 & instr(6 downto 0); zero ext im <= "0000000000"& instr(6 downto 0); imm\_ext <= sign\_ext\_im when sign\_or\_zero='1' else zero\_ext\_im;

this sign/zero extended version of instr(6 downto 0) gets routed to the
 2nd input of ALU as an alternative to the 2nd 16-bit-wide output of RF

read\_data2 <= imm\_ext when alu\_src='1' else reg\_read\_data\_2;</pre>

Based on the provided instruction set, the data-path and control unit are designed and implemented.

### Control unit design:

| Control signals |            |            |              |              |         |              |            |       |      |  |  |
|-----------------|------------|------------|--------------|--------------|---------|--------------|------------|-------|------|--|--|
| Instruction     | Reg<br>Dst | ALU<br>Src | Memto<br>Reg | Reg<br>Write | MemRead | Mem<br>Write | Branc<br>h | ALUOp | Jump |  |  |
| R-type          | 1          | 0          | 0            | 1            | 0       | 0            | 0          | 00    | 0    |  |  |
| LW              | 0          | 1          | 1            | 1            | 1       | 0            | 0          | 11    | 0    |  |  |
| sw              | 0          | 1          | 0            | 0            | 0       | 1            | 0          | 11    | 0    |  |  |
| addi            | 0          | 1          | 0            | 1            | 0       | 0            | 0          | 11    | 0    |  |  |
| beq             | 0          | 0          | 0            | 0            | 0       | 0            | 1          | 01    | 0    |  |  |
| j               | 0          | 0          | 0            | 0            | 0       | 0            | 0          | 00    | 1    |  |  |
| jal             | 2          | 0          | 2            | 1            | 0       | 0            | 0          | 00    | 1    |  |  |
| slti            | 0          | 1          | 0            | 1            | 0       | 0            | 0          | 10    | 0    |  |  |

A Closer Look at the Register File

in this VHDL model

```
entity register_file_VHDL is port ( clk.rst: in std_logic; reg_write_en: in std_logic;
reg_write_dest: in std_logic_vector(2 downto 0);
reg_write_data: in std_logic_vector(15 downto 0); reg_read_addr_1: in std_logic_vector(2 downto 0);
reg read data 1: out std_logic_vector(15 downto 0); reg read addr 2: in std_logic_vector(2 downto 0);
reg read data 2: out std_logic_vector(15 downto 0)
   architecture Behavioral of register, file VHDL is
     type reg_type is array (0 to 7) of std_logic_vector (15 downto 0);
     signal reg_array: reg_type;
   begin
     process(clk,rst) begin if(rst='1') then .....
       elsif(rising_edge(clk)) then
          if(reg_write_en='1') then
            reg_array(to_integer(unsigned(reg_write_dest))) <= reg_write_data;
          end if:
       end if:
     end process:
     reg_read_data_1 <= x"0000" when reg_read_addr_1 = "000" else
                                                           reg_array(to_integer(unsigned(reg_read_addr_1)));
     reg_read_data_2 <= x"0000" when reg_read_addr_2 = "000" else
                                                           reg_array(to_integer(unsigned(reg_read_addr_2)));
   end Behavioral:
```



register\_file: entity work.register\_file\_VHDL port map

( clk => clk, rst => reset, reg\_write\_en => reg\_write,
reg\_write\_dest => reg\_write\_dest, reg\_write\_data => reg\_write\_data,
reg\_read\_addr\_1 => reg\_read\_addr\_1, reg\_read\_data\_1 => reg\_read\_data\_1,
reg\_read\_addr\_2 => reg\_read\_addr\_2, reg\_read\_data\_2 => reg\_read\_data\_2);

reg\_write\_en







reg write dest <= "111" when reg dst= "10" else instr(6 downto 4) when reg\_dst= "01" else instr(9 downto 7); str 12:10 eg-wak.dest lnstr 9: Read data Read data: Registers reg read addr 1 <= instr(12 downto 10); -- "rs" field of instruction reg\_read\_addr\_2 <= instr(9 downto 7); -- "rt" field of instruction -- this pair of 3-bit wide signals are used for selecting 2 registers from RegFile for read-out at the pair of 16-bit-wide output ports of the RegFile

- -- as indicated during LecMeet-11 Thu-18-Feb21
- reg\_write\_dest is output of a 3-bit-wide 3-way multiplexerit chooses either instr(9 downto 7) ( namely, the "rt" field of instruction )
  - -- or instr(6 downto 4) ( namely, the "rd" field )
  - -- or "111" respectively for
  - -- the following settings of "reg\_dst", namely "00", "01", "10"

```
reg_read_addr_1 <= instr(12 downto 10); -- "rs" field of instruction reg_read_addr_2 <= instr(9 downto 7); -- "rt" field of instruction
```

- -- this pair of 3-bit wide signals are used for selecting
- -- 2 registers from RegFile for read-out
- -- at the pair of 16-bit-wide output ports of the RegFile





reg\_read\_data\_1 <= x 0000 when reg\_read\_addr\_1 = 000 clsc

reg\_array(to\_integer(unsigned(reg\_read\_addr\_1)));

reg\_read\_data\_2 <= x"0000" when reg\_read\_addr\_2 = "000" else

reg\_array(to\_integer(unsigned(reg\_read\_addr\_2)));

reg\_read\_data\_1 <= x"0000" when reg\_read\_addr\_1 = "000" else reg\_array to\_integer(unsigned(reg\_read\_addr\_1))); reg read data 2 <= x"0000" when reg read addr 2 = "000" else reg\_array(to\_integer(unsigned(reg\_read\_addr\_2))); str 12:10 driven by reg-read-Instr 9:7 Read Out ry-read-data-2 Registers



WriteBack Portion of Datapath



-- write back of the MIPS Processor in VHDL

reg\_write\_data <= pc2 when (mem\_to\_reg = "10") else mem\_read\_data when (mem\_to\_reg = "01") else ALU\_out;

pc\_out <= pc\_current; alu\_result <= ALU\_out,</pre>

ignore





Data Memory model in VHDL



```
-- data memory of the MIPS Processor in VHDL
data memory: entity work.Data Memory VHDL port map
  clk => clk,
 mem access addr => ALU out,
  mem write data => reg read data 2,
 mem write en => mem write,
 mem read => mem read,
 mem read_data => mem_read_data
  );
-- write back of the MIPS Processor in VHDL
 reg write data <= pc2 when (mem to reg = "10") else
       mem read data when (mem to reg = "01") else ALU out;
```

```
entity Data_Memory_VHDL is
port (
 clk: in std_logic;
 mem access addr: in std_logic_Vector(15 downto 0);
mem write_data: in std_logic_Vector(15 downto 0);
 mem write en, mem read: in std_logic;
mem read data: out std_logic_Vector(15 downto 0)
end Data_Memory_VHDL;
architecture Behavioral of Data Memory VHDL is
signal i: integer;
signal ram addr: std_logic_vector(7 downto 0);
type data_mem is array (0 to 255 ) of std_logic_vector (15 downto 0);
signal RAM: data mem :=((others=> (others=>'0')));
begin
 ram addr <= mem access addr(8 downto 1);
 process(clk)
 begin
  if(rising edge(clk)) then
  if (mem write en='1') then
  ram(to integer(unsigned(ram addr))) <= mem write data;</pre>
 end if:
  end if;
 end process;
   mem read data <= ram(to integer(unsigned(ram addr))) when (mem read='1') else :
end Behavioral;
```

Here too, as in case of Program Counter PC, the address is assumed to be of "byte" in the memory.

Since this memory is an array of 2\*\*8 2-byte-wide datawords, we use bits 8 downto 1 of the address



```
architecture Behavioral of Data Memory VHDL is
  signal i: integer;
  signal ram addr: std logic vector(7 downto 0);
  type data mem is array (0 to 255) of std logic vector (15 downto 0);
  signal RAM: data_mem :=((others=>'0')));
begin
  ram addr <= mem access addr(8 downto 1);
  process(clk) begin
    if(rising edge(clk)) then
      if (mem write en='1') then
         ram(to integer(unsigned(ram addr))) <= mem write data;
      end if:
    end if:
  end process;
  mem_read_data <= ram(to_integer(unsigned(ram_addr)))
                       when (mem_read='1') else x"0000";
end Behavioral;
```



Branch/Jump Circuit



```
no sign ext \leftarrow (not im shift 1) + x"0001";
                                                           PC beg <= (pc2 - no sign ext) when im shift 1(15) = 11 else (pc2 + im shift 1);
                                                           beg_control <= branch and zero_flag; -- beg_control
                                                           PC_4beq <= PC_beq when beq_control='1' else pc2; -- PC_beq
                                                           jump shift 1 <= instr(13 downto 0) & '0'; -- jump shift left 1
PC_j <= pc2(15) & jump_shift_1; --

PC_4beqj <= PC_j when jump = '1' el

PC_ir <= regressors bab_k -- PC_jr
                                                           PC j <= pc2(15) & jump_shift_1; -- PC j
                                                          PC_4beqj <= PC_j when jump = '1' else PC_4beq; -- PC_4beqj
                                                           pc_next <= PC_ir when (JRControl='1') else PC_4beqj; -- PC_next
```

im shift 1 <= imm ext(14 downto 0) & '0'; -- immediate shift 1

```
im shift 1 <= imm ext(14 downto 0) & '0'; -- immediate shift 1
no sign ext \leftarrow (not im shift 1) + x"0001";
PC beg \leq (pc2 - no sign ext) when im shift 1(15) = '1' else (pc2 + im shift 1);
beq_control <= branch and zero_flag; -- beq control
PC_4beq <= PC_beq when beq_control='1' else pc2; -- PC_beq
jump_shift_1 <= instr(13 downto 0) & '0'; -- jump shift left 1
PC i \le pc2(15) \& jump shift 1; -- PC i
PC 4begi <= PC i when jump = '1' else PC 4beg; -- PC 4begi
PC ir <= reg read data 1; -- PC ir
pc next <= PC ir when (JRControl='1') else PC 4beqi; -- PC next
```

SKIPPED

ALU related (left as exercise)

```
Instruction Memory: entity work. Instruction Memory VHDL
    port map ( pc=>pc_current, instruction => instr );
control: entity work.control unit VHDL
 port map (reset => reset, opcode => instr(15 downto 13),
  reg_dst => reg_dst, mem_to_reg => mem_to_reg,
  alu_op => alu_op, jump => jump, branch => branch, mem_read => mem_read,
  mem write => mem write, alu src => alu src,
  reg write => reg write, sign or zero => sign or zero );
reg write dest <= "111" when reg dst="10" else
    instr(6 downto 4) when reg dst="01" else instr(9 downto 7);
reg read addr 1 <= instr(12 downto 10); reg read addr 2 <= instr(9 downto 7);
register file: entity work.register file VHDL port map
                     (clk => clk, rst => reset, reg write en => reg write,
reg write dest => reg write dest, reg write data => reg write data,
reg read addr 1 => reg read addr 1, reg read data 1 => reg read data 1,
reg read addr 2 => reg read addr 2, reg read data 2 => reg read data 2);
read_data2 <= imm_ext when alu_src='1' else reg_read_data_2;
alu: entity work.ALU_VHDL port map (
 a => reg_read_data_1, b => read_data2,
```

alu\_control => ALU\_Control, alu\_result => ALU\_out, zero => zero\_flag );

 $pc2 \le pc\_current + x"0002";$ 

| ALU Control |          |        |               |              |  |  |  |  |  |
|-------------|----------|--------|---------------|--------------|--|--|--|--|--|
| ALU op      | Function | ALUcnt | ALU Operation | Instruction  |  |  |  |  |  |
| 11          | xxxx     | 000    | ADD           | Addi,lw,sw   |  |  |  |  |  |
| 01          | xxxx     | 001    | SUB           | BEQ          |  |  |  |  |  |
| 00          | 00       | 000    | ADD           | R-type: ADD  |  |  |  |  |  |
| 00          | 01       | 001    | SUB           | R-type: sub  |  |  |  |  |  |
| 00          | 02       | 010    | AND           | R-type: AND  |  |  |  |  |  |
| 00          | 03       | 011    | OR            | R-type: OR   |  |  |  |  |  |
| 00          | 04       | 100    | slt           | R-type: slt  |  |  |  |  |  |
| 10          | xxxxxx   | 100    | slt           | i-type: slti |  |  |  |  |  |

Already Discussed

in Previous LectureLabMeet-11



|   |      |        | ofcode      | (12    | LF      | 49     | 1      | rd=1 / 15=2     | L - 2 |
|---|------|--------|-------------|--------|---------|--------|--------|-----------------|-------|
|   | Name | Format | student.com |        | Example |        | fuctor | Comments        | t=3   |
|   | 1    | roimat | 3 bits      | 3 bits | 3 bits  | 3 bits | 4 bits | omments         |       |
|   | add  | R      | 000         | 2010   | 0113    | (0)    | 0      | add \$1,\$2,\$3 |       |
|   | sub  | R      | 000         | 2010   | 000011  | 001    | (1)    | sub(\$1)\$2,\$3 |       |
| 1 | and  | R      | 0           | 2      | 3       | ì      | 2      | and \$1,\$2,\$3 |       |
|   | or   | R      | 0           | 2      | 3       | 1      | 3      | or \$1,\$2,\$3  |       |
|   | slt  | R      | 0           | 2      | 3       | 1      | 4      | slt \$1,\$2,\$3 |       |
|   | jr   | R      | 0           | 7      | 0       | 0      | 8      | jr \$7          |       |
|   | lw   | I      | 4           | 2      | 1       |        | 7      | lw \$1, 7 (\$2) |       |
|   | sw   | I      | 5           | 2      | 1       | 7      | 7      | sw \$1, 7 (\$2) |       |
|   | beq  | I      | 6           | 1      | 2       | 7      | 7      | beq \$1,\$2, 7  |       |
|   | addi | I      | 7           | 2      | 1       | 7      | 1      | addi \$1,\$2,7  |       |
|   | j    | J      | 2           |        | 50      | 00     |        | j 1000          |       |
|   | jal  | J      | 3           |        | 50      | 0      |        | jal 1000        |       |
|   | slti | I      | 1           | 2      | 1       | 7      | 1      | slti \$1,\$2,7  |       |





```
5. SLT: R[rd] = 1 if R[rs] < R[rt] else 0
6. Jr: PC=R[rs]
7. Lw: R[rt] = M[R[rs] + SignExtImm]
8. Sw : M[R[rs]+SignExtImm] = R[rt]
                                                                  SIP
9. Beq: if(R[rs]==R[rt]) PC=PC+1+BranchAddr
10. Addi: R[rt] = R[rs] + SignExtImm
11. J: PC=JumpAddr
12. Jal: R[7]=PC+2;PC=JumpAddr
13. SLTI: R[rt] = 1 if R[rs] < imm else 0
    SignExtImm = \{9\{immediate[6]\}, imm\}
   JumpAddr = \{ (PC+1)[15:13], address \}
```

BranchAddr = { 7{immediate[6]}, immediate, 1'b0 }



```
entity register file VHDL is port ( clk,rst: in std_logic; reg write en: in std_logic;
reg write dest: in std logic vector(2 downto 0);
reg_write_data: in std_logic_vector(15 downto 0); reg_read_addr_1; in std_logic_vector(2 downto 0);
reg read data 1: but std logic vector(15 downto 0); reg read addit 2: in std logic vector(2 downto 0);
reg read data 2: out std logic vector(15 downto 0)
end register_file VMQL;
architecture Behavioral of register_file_VHDL is
  type reg_type is array (0 to 7) of std_logic_vector (15 downto 0);
  signal reg array: reg type;
begin
 process(clk,rst) begin if(rst='1') then .....
    elsif(rising_edge(clk)) then
      if(reg write en='1') then
        reg_array(to_integer(unsigned(reg_write_dest))) <= reg_write_data;
      end if:
    end if:
 end process;
 reg read data 1 <= x"0000" when reg read addr 1 = "000" else
                                                    reg array(to integer(unsigned(reg read addr 1)));
 reg read data 2 <= x"0000" when reg read addr 2 = "000" else
                                                    reg_array(to_integer(unsigned(reg_read_addr_2)));
end Rehavioral
```



- 6. Jr: PC=R[rs]
- 7. Lw: R[rt] = M[R[rs] + SignExtImm]
- 8. Sw : M[R[rs]+SignExtImm] = R[rt]
- 9. Beq: if(R[rs]==R[rt]) PC=PC+1+BranchAddr
- 10. Addi: R[rt] = R[rs] + SignExtImm
- 11. J: PC=JumpAddr
- 12. Jal: R[7]=PC+2;PC=JumpAddr
- 13. SLTI: R[rt] = 1 if R[rs] < imm else 0

SignExtImm = { 9{immediate[6]}, imm

 $JumpAddr = \{ (PC+1)[15:13], address \}$ 



Syn Extended veran of imm ful





```
Transcript
  國•6日本國 | 《 中華 2010 - 八 計
# 18-02-2021 13:29
                       <DIR>
                                       work
                 3 File(s)
                                   26,372 bytes
                 3 Dir(s) 140,959,760,384 bytes free
VSIM 15> vcom cpu f4s.vhdl
# Model Technology ModelSim - Intel FPGA Edition vcom 10.5b Compiler 2016.10 Oct 5 2016
# Start time: 14:55:17 on Feb 18,2021
# vcom -reportprogress 300 cpu f4s.vhdl
  -- Loading package STANDARD
# -- Loading package TEXTIO
# -- Loading package std logic 1164
  -- Loading package NUMERIC SID
# -- Compiling entity Data Memory VHDL
  -- Compiling architecture Behavioral of Data Memory VHDL
  -- Loading package std logic arith
# -- Loading package STD LOGIC SIGNED
  - Compiling entity ALU VHDL
  -- Compiling architecture Behavioral of ALU VHDL
# -- Compiling entity ALU Control VHDL
# -- Compiling architecture Behavioral of ALU Control VHDL
  -- Compiling entity register file VHDL
♦ -- Compiling architecture Behavioral of register file VHDL
  -- Compiling entity control_unit_VHDL
  -- Compiling architecture Behavioral of control unit VHDL
  -- Compiling entity Instruction Memory VHDL
  -- Compiling architecture Behavioral of Instruction Memory VHDL
 -- Compiling entity MIPS_VMDL
-- Compiling architecture aphavioral of MIPS_VMDL
  -- Loading entity Instruction Memory VHDL
  -- Loading entity control unit VHDL
  -- Loading entity register file VHDL
# -- Loading entity ALU Control VMDL
  -- Loading entity ALU VHDL
  -- Loading entity Data Memory VHDL
# -- Compiling entity to MIPS VHDL
# -- Compiling architecture behavior of th MIPS VHDL
# End time: 14:55:17 on Feb 18,2021, Elapsed time: 0:00:00
# Errors: 0, Warnings: 0
V504 17>
```

```
File Edit View Bookmarks Window Help
Transcript =
 -- Compiling entity register file VHDL
  -- Compiling architecture Behavioral of register file VHDL
  -- Compiling entity control unit VMDL
  -- Compiling architecture Behavioral of control unit VHDL
# -- Compiling entity Instruction Memory VHDL
# -- Compiling architecture Behavioral of Instruction Memory VHDL
 -- Compiling entity MIPS VHDL
 -- Compiling architecture Behavioral of MIPS VHDL
# -- Loading entity Instruction Memory VHDL
  -- Loading entity control unit VHDL
# -- Loading entity register file VHDL
# -- Loading entity ALU Control VHDL
# -- Loading entity ALU VHDL
# -- Loading entity Data Memory VHDL
# -- Compiling entity tb_MIPS_VHDL
# -- Compiling architecture behavior of th MIPS VHDL
# End time: 14:55:17 on Feb 18,2021, Elapsed time: 0:00:00
# Errors: 0, Warnings: 0
VSIM 17> vsim tb MIPS VHDL
# End time: 14:56:15 on Feb 18,2021, Elapsed time: 1:25:27
# Errors: 0, Warnings: 26
# vaim to MIPS VHDL
# Start time: 14:56:15 on Feb 18,2021
# Loading std.standard
# Loading std.textio(body)
# Loading ieee.std logic 1164(body)
# Loading work.tb_mips_vhdl(behavior)
# Loading ieee.std logic arith(body)
# Loading ieee.std logic signed(body)
# Loading ieee.numeric std(body)
# Loading work.mips vhdl(behavioral)
# Loading work.instruction memory vhdl(behavioral)
# Loading work.control unit vhdl(behavioral)
# Loading work, register file vhdl(behavioral)
# Loading work, alu control vhdl (behavioral)
# Loading work.alu vhdl(behavioral)
# Loading work.data memory vhdl(behavioral)
VSIM 18>
```



|                           |                  |          | VI       | HDL      | cod           | a fo                   | - M              | IIDS         | Dr              |         |        |                | 675.000 ns       |
|---------------------------|------------------|----------|----------|----------|---------------|------------------------|------------------|--------------|-----------------|---------|--------|----------------|------------------|
| Name                      | Value            | 10 ns    | 7        | ILL      | 200 ns        | - 10                   | 1 10             | 400 ns       |                 | ,,,     | 600 ns |                |                  |
| pc_current[15:0]          | 000e             | 0000     |          | <b>(</b> | ф0 <b>0</b> 0 | ₩                      | ♦                | <b>60 00</b> | <b>\(\chi\)</b> | ℴ       | Φ0     | ⋘              | 0                |
| ▼ 🌃 reg_array[0:7]        | [0001,0000,0003, | [0001,00 | 002)     | X[X[0)   | X(0X(X(0.     | \(\( \( \( \( \) \) \) | ( <b>√(0</b> )() | (O)\\((O.    | ()(0)           | X[0X    | (O)()  | XX             | (0000,000        |
| ▶ ■ [0]                   | 0001             |          |          |          |               | 0                      | 001              |              |                 |         |        |                | X                |
| ▶ ♥ [1]                   | 0000             | 000      | 2        | X        |               |                        | 000              | 1            |                 |         |        | $\supset \chi$ | 0000             |
| ► 121                     | 0003             |          |          |          |               |                        |                  |              | 0003            |         |        |                |                  |
| ▶ ■ B1                    | 000ъ             | 0004     |          | 0)(0001  | 0002 (00      | 03 (0004               | (0005)           | 0006 (00     | 07)(0008        | (0009   | 000a   |                | 000Ь             |
| ▶ ■ [4]                   | 003e             |          | 0005     |          | 0006 (000     | 3 X 000b               | (000f)(          | 0014)(001    | a)(0021)        | 0029 )( | 0032 X |                | 0036             |
| ▶ ■ [5]                   | 0006             |          |          |          |               |                        |                  |              | 0006            |         |        |                |                  |
| ▶ ■ [6]                   | 0007             |          | fp       | ga4      | stud          | ent                    | .co              | m            | 0007            |         |        |                |                  |
| ► ■ 7                     | 0008             |          |          |          |               |                        |                  |              | 0008            |         |        |                | i and the second |
| l∰ clk                    | 1                | nannan   | nnnn     | INANNANA | unnnnn        | unnnnu                 |                  | nnannı       | nnnnn           | 100000  | ranan  | NNI            |                  |
| ▶ ¶ mem_access_addr[15:0] | 0000             | 0004     | <u> </u> | 0        |               | (M                     |                  |              |                 |         |        | <b>**</b> C    | 0000             |
| ▶ ■ mem_write_data[15:0]  | 0000             | 0004     | 1        | KX       |               | KO##XX                 | )****(O          |              | (C)             |         | #(XC)  |                | 0000             |
| I mem_write_en            | 0                |          |          |          |               |                        |                  |              |                 |         |        |                |                  |
| 1 mem_read                | 0                |          | П        |          |               |                        |                  |              |                 |         |        |                |                  |
| mem_read_data[15:0]       | 0000             |          |          |          |               |                        |                  |              | 0000            |         |        |                |                  |
| 14.                       | 80000000         |          |          |          |               |                        |                  |              | 30000000        |         |        |                |                  |

