# ARM Processor Cortex<sup>®</sup>-A17 MPCore

**Product Revision r1** 

# **Software Developers Errata Notice**

Non-Confidential - Released



#### **Software Developers Errata Notice**

Copyright © 2014-2015 ARM. All rights reserved.

#### **Non-Confidential Proprietary Notice**

This document is protected by copyright and the practice or implementation of the information herein may be protected by one or more patents or pending applications. No part of this document may be reproduced in any form by any means without the express prior written permission of ARM. No license, express or implied, by estoppel or otherwise to any intellectual property rights is granted by this document.

This document is Non-Confidential but any disclosure by you is subject to you providing the recipient the conditions set out in this notice and procuring the acceptance by the recipient of the conditions set out in this notice.

Your access to the information in this document is conditional upon your acceptance that you will not use, permit or procure others to use the information for the purposes of determining whether implementations infringe your rights or the rights of any third parties.

Unless otherwise stated in the terms of the Agreement, this document is provided "as is". ARM makes no representations or warranties, either express or implied, included but not limited to, warranties of merchantability, fitness for a particular purpose, or non-infringement, that the content of this document is suitable for any particular purpose or that any practice or implementation of the contents of the document will not infringe any third party patents, copyrights, trade secrets, or other rights. Further, ARM makes no representation with respect to, and has undertaken no analysis to identify or understand the scope and content of such third party patents, copyrights, trade secrets, or other rights.

This document may include technical inaccuracies or typographical errors.

TO THE EXTENT NOT PROHIBITED BY LAW, IN NO EVENT WILL ARM BE LIABLE FOR ANY DAMAGES, INCLUDING WITHOUT LIMITATION ANY DIRECT LOSS, LOST REVENUE, LOST PROFITS OR DATA, SPECIAL, INDIRECT, CONSEQUENTIAL, INCIDENTAL OR PUNITIVE DAMAGES, HOWEVER CAUSED AND REGARDLESS OF THE THEORY OF LIABILITY, ARISING OUT OF OR RELATED TO ANY FURNISHING, PRACTICING, MODIFYING OR ANY USE OF THIS DOCUMENT, EVEN IF ARM HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Words and logos marked with ® or TM are registered trademarks or trademarks, respectively, of ARM Limited. Other brands and names mentioned herein may be the trademarks of their respective owners. Unless otherwise stated in the terms of the Agreement, you will not use or permit others to use any trademark of ARM Limited.

This document consists solely of commercial items. You shall be responsible for ensuring that any use, duplication or disclosure of this document complies fully with any relevant export laws and regulations to assure that this document or any portion thereof is not exported, directly or indirectly, in violation of such export laws.

In this document, where the term ARM is used to refer to the company it means "ARM or any of its subsidiaries as appropriate".

Copyright © 2014-2015 ARM Limited 110 Fulbourn Road, Cambridge, England CB1 9NJ. All rights reserved.

#### Web Address

http://www.arm.com

#### Feedback on content

If you have any comments on content, then send an e-mail to errata@arm.com . Give:

- the document title
- the document number, ARM-EPM-061776
- the page numbers to which your comments apply
- a concise explanation of your comments.

ARM also welcomes general suggestions for additions and improvements.

#### **Release Information**

Errata are listed in this section if they are new to the document, or marked as "updated" if there has been any change to the erratum text in Chapter 2. Fixed errata are not shown as updated unless the erratum text has changed. The summary table in section 2.2 identifies errata that have been fixed in each product revision.

#### 17 Jul 2014: Changes in Document v1

No new or updated errata in this document version.

See the Summary Table for errata fixes in the latest product revision.

# 11 Sep 2014: Changes in Document v2

| Page | Status | ID     | Cat  | Rare | Summary of Erratum                                                                                                |
|------|--------|--------|------|------|-------------------------------------------------------------------------------------------------------------------|
| 10   | New    | 833219 | CatB |      | In Debug State, transition from PL0 or PL1 into PL2 might not work if secure debug privileges are disabled        |
| 11   | New    | 834819 | CatB |      | An access might use an invalid translation after it has been made valid                                           |
| 12   | New    | 834869 | CatB |      | A TLBIMVA(IS) executed in Non-Secure PL1 might fail to invalidate the required TLB entries when Stage2 is enabled |
| 18   | New    | 833221 | CatC |      | The Error Location field of the L2MRERRSR register might not be correctly updated                                 |
| 13   | New    | 834871 | CatB |      | A CPU might execute stale non-cached instructions after an ISB                                                    |

# 27 Feb 2015: Changes in Document v3

| Page | Status | ID     | Cat  | Rare | Summary of Erratum                                                                                     |
|------|--------|--------|------|------|--------------------------------------------------------------------------------------------------------|
| 7    | New    | 841920 | CatA | Rare | A sequence of two Advanced SIMD or Floating-point instructions might cause a dead-lock or a corruption |
| 16   | New    | 844219 | CatB | Rare | DVM Sync might not properly guarantee completion of all accesses using an invalidated TLB entry        |
| 19   | New    | 844221 | CatC |      | Stage2 Descriptors might be accessed using an incorrect Cacheability attribute                         |
| 20   | New    | 844223 | CatC |      | UNDEFINED instructions might not UNDEF                                                                 |

# 23 Apr 2015: Changes in Document v4

| Page | Status | ID     | Cat  | Rare | Summary of Erratum                                                                                           |
|------|--------|--------|------|------|--------------------------------------------------------------------------------------------------------------|
| 9    | New    | 846720 | CatA | Rare | Concurrent modification and execution of instructions might fail                                             |
| 17   | New    | 845920 | CatB | Rare | Cache Coherency protocol is broken when connecting a Cortex-A17 cluster with some specific ACE interconnects |
| 21   | New    | 846719 | CatC |      | PAR might not be architecturally correct upon completion of an ATS12NS instruction                           |
| 22   | New    | 847219 | CatC |      | CPU might take a breakpoint instead of a vector catch.                                                       |

# 25 Nov 2015: Changes in Document v5

| Page | Status | ID     | Cat  | Rare | Summary of Erratum                                                                              |
|------|--------|--------|------|------|-------------------------------------------------------------------------------------------------|
| 14   | New    | 852421 | CatB |      | DMB ST might fail to create order between stores                                                |
| 15   | New    | 852423 | CatB |      | Execution of a sequence of instruction might lead to either a data corruption or a CPU deadlock |

See the Summary Table for errata fixes in the latest product revision.

# **Contents**

| CHA  | APTER 1. |                                                                                                                   | 5    |
|------|----------|-------------------------------------------------------------------------------------------------------------------|------|
| INT  | RODUC    | TION                                                                                                              | 5    |
| 1.1. | Sco      | pe of this document                                                                                               | 5    |
| 1.2. | Cat      | egorization of errata                                                                                             | 5    |
| CH.  | APTER 2  |                                                                                                                   | 6    |
| ERI  | RATA DE  | SCRIPTIONS                                                                                                        | 6    |
| 2.1. | Pro      | duct Revision Status                                                                                              | 6    |
| 2.2. | Rev      | isions Affected                                                                                                   | 6    |
| 2.3. | Cat      | egory A                                                                                                           | 7    |
| 2.4. | Cat      | egory A (Rare)                                                                                                    | 7    |
|      | 841920:  | A sequence of two Advanced SIMD or Floating-point instructions might cause a dead-lock or a corruption            | 7    |
|      | 846720:  | Concurrent modification and execution of instructions might fail                                                  | 9    |
| 2.5. | Cat      | egory B                                                                                                           | 10   |
|      | 833219:  | In Debug State, transition from PL0 or PL1 into PL2 might not work if secure debug privileges are disabled        |      |
|      | 834819:  | An access might use an invalid translation after it has been made valid                                           | 11   |
|      | 834869:  | A TLBIMVA(IS) executed in Non-Secure PL1 might fail to invalidate the required TLB entries when Stage2 is enabled | 12   |
|      | 834871:  | A CPU might execute stale non-cached instructions after an ISB                                                    | 13   |
|      | 852421:  | DMB ST might fail to create order between stores                                                                  | 14   |
|      | 852423:  | Execution of a sequence of instruction might lead to either a data corruption or a CPU deadlock                   | 15   |
| 2.6. | Cat      | egory B (Rare)                                                                                                    | 16   |
|      | 844219:  | DVM Sync might not properly guarantee completion of all accesses using an invalidated TLB entitle                 | ry16 |
|      | 845920:  | Cache Coherency protocol is broken when connecting a Cortex-A17 cluster with some specific ACE interconnects      | 17   |
| 2.7. | Cat      | egory C                                                                                                           | 18   |
|      | 833221:  | The Error Location field of the L2MRERRSR register might not be correctly updated                                 | 18   |
|      | 844221:  | Stage2 Descriptors might be accessed using an incorrect Cacheability attribute                                    | 19   |
|      | 844223:  | UNDEFINED instructions might not UNDEF                                                                            | 20   |
|      | 846719:  | PAR might not be architecturally correct upon completion of an ATS12NS instruction                                | 21   |
|      | 847219:  | CPU might take a breakpoint instead of a vector catch.                                                            | 22   |

# Chapter 1.

# Introduction

This chapter introduces the errata notice for the ARM Cortex-A17 MPCore processor.

# 1.1. Scope of this document

This document describes errata categorized by level of severity. Each description includes:

- the current status of the defect
- where the implementation deviates from the specification and the conditions under which erroneous behavior
- the implications of the erratum with respect to typical applications
- the application and limitations of a 'work-around' where possible

This document describes errata that may impact anyone who is developing software that will run on implementations of this ARM product.

# 1.2. Categorization of errata

Errata recorded in this document are split into the following levels of severity:

| Errata Type      | Definition                                                                                                                                                                                           |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Category A       | A critical error. No workaround is available or workarounds are impactful. The error is likely to be common for many systems and applications.                                                       |
| Category A(rare) | A critical error. No workaround is available or workarounds are impactful. The error is likely to be rare for most systems and applications. Rare is determined by analysis, verification and usage. |
| Category B       | A significant error or a critical error with an acceptable workaround. The error is likely to be common for many systems and applications.                                                           |
| Category B(rare) | A significant error or a critical error with an acceptable workaround. The error is likely to be rare for most systems and applications. Rare is determined by analysis,                             |

Table 1

Category C

verification and usage.

A minor error.

Categorization of errata

# Chapter 2.

# **Errata Descriptions**

# 2.1. Product Revision Status

The rnpn identifier indicates the revision status of the product described in this book, where:

**rn** Identifies the major revision of the product.

**pn** Identifies the minor revision or modification status of the product.

# 2.2. Revisions Affected

Table 2 below lists the product revisions affected by each erratum. A cell marked with **X** indicates that the erratum affects the revision shown at the top of that column.

This document includes errata that affect revision r1 only.

Refer to the reference material supplied with your product to identify the revision of the IP.

Table 2 Revisions Affected

| ID     | Cat  | Rare | Summary of Erratum                                                                                                | r1p0 | rlpl | r1p2 |
|--------|------|------|-------------------------------------------------------------------------------------------------------------------|------|------|------|
| 846720 | CatA | Rare | Concurrent modification and execution of instructions might fail                                                  | X    | X    |      |
| 841920 | CatA | Rare | A sequence of two Advanced SIMD or Floating-point instructions might cause a dead-lock or a corruption            | X    | X    |      |
| 852423 | CatB |      | Execution of a sequence of instruction might lead to either a data corruption or a CPU deadlock                   | X    | X    | X    |
| 852421 | CatB |      | DMB ST might fail to create order between stores                                                                  | X    | X    | X    |
| 834871 | CatB |      | A CPU might execute stale non-cached instructions after an ISB                                                    | X    |      |      |
| 834869 | CatB |      | A TLBIMVA(IS) executed in Non-Secure PL1 might fail to invalidate the required TLB entries when Stage2 is enabled | X    |      |      |
| 834819 | CatB |      | An access might use an invalid translation after it has been made valid                                           | X    |      |      |
| 833219 | CatB |      | In Debug State, transition from PL0 or PL1 into PL2 might not work if secure debug privileges are disabled        | X    |      |      |
| 845920 | CatB | Rare | Cache Coherency protocol is broken when connecting a Cortex-A17 cluster with some specific ACE interconnects      | X    | X    |      |
| 844219 | CatB | Rare | DVM Sync might not properly guarantee completion of all accesses using an invalidated TLB entry                   | X    | X    |      |
| 847219 | CatC |      | CPU might take a breakpoint instead of a vector catch.                                                            | X    | X    | X    |
| 846719 | CatC |      | PAR might not be architecturally correct upon completion of an ATS12NS instruction                                | X    | X    | X    |
| 844223 | CatC |      | UNDEFINED instructions might not UNDEF                                                                            | X    | X    | X    |

| ID     | Cat  | Rare | Summary of Erratum                                                                | r1p0 | r1p1 | r1p2 |
|--------|------|------|-----------------------------------------------------------------------------------|------|------|------|
| 844221 | CatC |      | Stage2 Descriptors might be accessed using an incorrect Cacheability attribute    | X    | X    | X    |
| 833221 | CatC |      | The Error Location field of the L2MRERRSR register might not be correctly updated | X    |      |      |

# 2.3. Category A

# 2.4. Category A (Rare)

# 841920: A sequence of two Advanced SIMD or Floating-point instructions might cause a dead-lock or a corruption

Category A Rare

Products Affected: Cortex-A17 MPCore.

Present in: r1p0, r1p1

# Description

Under very rare timing conditions, a sequence of two Advanced SIMD or Floating-point instructions might cause a deadlock or a data corruption.

# **Configurations affected**

All Cortex-A12 and all Cortex-A17 configurations with SIMD and Floating-point instruction extension are affected.

# **Conditions**

The errata is triggered by a code sequence of two consecutive instructions, as described below:

One of these Advanced SIMD instructions as the first instruction:

- VZIP to Quad register.
- VUZP to Quad register.
- VCVT.F16.F32 to Double or Quad register.
- VCVT.F32.F16 to Double or Quad register.
- VLD3 to one lane.
- VLD4 to one lane.
- VLD3 to all lanes.
- VLD4 to all lanes.

One of the following Advanced SIMD or floating-point instruction as the second instruction:

- Reading the CPSR flags (conditional instruction).
- Writing the CPSR flags (VMRS apsr\_nzcv, FPSR).
- Instruction transferring an Advanced SIMD or floating-point register to a general purpose register (VMOV, VMRS FPSCR).

Additional micro-architectural conditions are required to reach the point of failure. These micro-architectural conditions are not directly controllable in software, but include unexpected patterns of memory accesses and code sequences.

# **Implications**

When the erratum occurs, it might cause a deadlock or a data corruption.

# Workaround

There is no workaround. ARM recommends using a Cortex-A17 REL maintenance release for future SoC.

# 846720: Concurrent modification and execution of instructions might fail

**Category A Rare** 

Products Affected: Cortex-A17 MPCore.

Present in: r1p0, r1p1

#### Description

Under some very rare circumstances, when one thread of execution modifies instructions as they are executed by another thread of execution without explicit synchronization, the instructions executed by the second thread might be UNPREDICTABLE, even for the set of instructions where the architecture guarantees that behavior is consistent with execution of either:

- The instructions originally fetched.
- A fetch of the new instructions that results from the modification.

# **Configurations affected**

All configurations of Cortex-A12 and Cortex-A17 are affected.

#### **Conditions**

For the erratum to occur, the following conditions must be met:

- This execution thread must branch into the upper 64 bits of a 128-bit aligned chunk of instructions without executing any of the instructions in the lower 64 bits of the 128-bit chunk of instructions. These instructions must be fetched from the instruction cache, as opposed to being fetched from the memory.
- The cache line containing the previously executed instructions must be naturally evicted by cache replacement policy, as opposed to execution of an Instruction Cache Maintenance Operation.
- The second thread of execution must modify at least an instruction within the upper 64 bits of the 128-bits chunk of instructions. These instructions must be made visible to the Point of Unification.
- The first thread must fetch the same 128-bits chunk of instructions into its cache.
- Without having received any Instruction Cache Maintenance Operation, nor any TLB Maintenance Operation, nor having executed any of these, nor executed any Instruction Synchronisation Barrier (ISB), the first execution thread must execute instructions from this chunk of instructions starting with instructions within the 64 lower bits, and continuing over the upper 64 bits.

# **Implications**

The instructions executed in the upper 64 bits of the instruction chunk have an UNPREDICTABLE value, including the logical OR value of the instructions originally fetched and the instructions that result from the modification by the second thread.

ARM expects JiT compilers dynamically patching branch targets to make use of this functionality. However, the hardware constraints required to hit the erratum make it unlikely that these programs are impacted.

#### Workaround

There is no workaround.

# 2.5. Category B

# 833219: In Debug State, transition from PL0 or PL1 into PL2 might not work if secure debug privileges are disabled

Category B

Products Affected: Cortex-A17 MPCore.

Present in: r1p0

# **Description**

Switching from PL0 or PL1 into PL2 through the execution of an MSR CPSR\_fsxc instruction while in debug mode might not work.

# Configurations affected

This erratum affects all configurations of Cortex-A12 and Cortex-A17.

#### **Conditions**

This erratum occurs when Secure Debug Privileges are disabled by clamping SPIDEN to 0.

#### **Implications**

In debug state, an MSR CPSR\_fsxc executed in PL0 or PL1 and targeting entry into PL2 will leave the processor in the Privilege Level it was before executing the MSR instruction.

#### Workaround

To allow transition from PL0 or PL1 into PL2 in debug state the debugger can force the execution of an HVC instruction present in the code by branching and then stepping on it.

# 834819: An access might use an invalid translation after it has been made valid

Category B

Products Affected: Cortex-A17 MPCore.

Present in: r1p0

#### **Description**

An access (Load/Store or instruction fetch) might reuse an old invalid translation after a new valid translation should have correctly been paged in.

#### Configurations affected

This erratum affects all Cortex-A17 configurations.

#### **Conditions**

- The MMU fetches its descriptors in Non-Cacheable.
- A Non-Cacheable Descriptor at address A makes the translation for virtual address B invalid.
- A PLD or prefetch is performed at address B that launches a PTW using this descriptor.
- The value of this descriptor is changed and the address is paged in. The necessary barrier (DSB + ISB) is performed.
- An access (Load/store or instruction fetch) at address B is performed and requests a translation to the MMU.
- This MMU request merges in the old request launched by the PLD that uses the old descriptor.

Note that ARM recommends to not configure the MMU to access the descriptor in non-cacheable. The errata is not present when the descriptor is accessed in cacheable.

#### **Implications**

If all of these conditions are met, an access might receive an unexpected abort.

#### Workaround

The workaround consists of ensuring the abort handler can cope with spurious faults.

# 834869: A TLBIMVA(IS) executed in Non-Secure PL1 might fail to invalidate the required TLB entries when Stage2 is enabled

Category B

Products Affected: Cortex-A17 MPCore.

Present in: r1p0

# **Description**

In a system where Stage2 translation is enabled and where an Operating System executing in Non-Secure PL1 replaces a valid translation table descriptor with another valid translation table descriptor without using the "break-before-make" scheme, a TLBIMVA operation executed to ensure that the new mapping is visible might fail to properly invalidate all TLB entries for the previous mapping.

#### Configurations affected

This erratum affects all configurations of Cortex-A12 and Cortex-A17.

#### **Conditions**

This erratum only occurs when Stage1 uses the Short-descriptor translation table format and for these specific combinations of Stage1 page size and Stage2 page size:

- Switching from a 64KB page to another 64KB page, if the old page was backed by a 4KB Stage2 page and the new one by a 2MB Stage2 page.
- Switching from a 16MB page to another 16MB page, if the old page was backed by a 2MB Stage2 page and the new one by a 1GB Stage2 page.

Stage1 translation using the Long-descriptor format and other combinations of Stage1 and Stage2 pages sizes are not affected by this erratum.

#### **Implications**

It is possible for a TLBIMVA(IS) operation to fail to invalidate TLB entries for the old mapping.

#### Workaround

When installing the new mapping, perform a TLB invalidation for the entire range covered by the new page.

# 834871: A CPU might execute stale non-cached instructions after an ISB

Category B

Products Affected: Cortex-A17 MPCore.

Present in: r1p0

#### **Description**

After an ISB, the CPU might execute instructions that have been fetched from non-cached memory prior to the execution of the ISB.

#### Configurations affected

This erratum affects all configurations of Cortex-A12 and Cortex-A17.

#### Conditions

The following conditions must be hit to trigger the erratum:

- The CPU performs an instruction fetch request through a non-cached mapping at the address of the following modified code sequence.
- The CPU executes the self-modifying sequence by storing new instructions to the region seen as non-cached by the Instruction Cache, without invalidating the instruction cache by MVA.
- The CPU starts executing the newly-installed code through a non-cached mapping.
- The aforementioned instruction fetch request completes and returns values read before the store of the new instructions.

#### **Implications**

The affected CPU might execute stale instructions.

#### Workaround

Invalidating the relevant addresses in the Instruction Cache though the use of ICIMVAU, despite the memory location being marked as non-cached, solves the issue.

# 852421: DMB ST might fail to create order between stores

Category B

**Products Affected: Cortex-A17 MPCore.** 

Present in: r1p0, r1p1, r1p2

#### **Description**

Under very rare timing conditions, execution of a DMB ST instruction might fail to properly order stores from GroupA and stores from GroupB.

#### Configurations affected

All Cortex-A17 configurations are affected.

#### Conditions

For the erratum to occur, the following conditions must be met:

- The CPU is writing a full cache line using "write streaming" mode without allocating the cache line into the L1.
- DMB ST is executed before the cache line has been written back and can be observed by other agents.

# **Implications**

When the erratum occurs, a DMB ST instruction intended to create order between the full cache line write (in GroupA) and younger stores (in GroupB) might fail to create order properly; any GroupB store might then be observed before the full cache line write from GroupA can be observed.

#### Workaround

Setting bit[24] of the Feature Register prevents the erratum.

MRC p15, 0, r0, c15, c0, 1 ORR r0, r0, #1<<24 MCR p15, 0, r0, c15, c0, 1

# 852423: Execution of a sequence of instruction might lead to either a data corruption or a CPU deadlock

**Category B** 

Products Affected: Cortex-A17 MPCore.

Present in: r1p0, r1p1, r1p2

# **Description**

Under very rare timing conditions, when executing a sequence of two instructions having opposed condition codes, the CPU might hang or corrupt the value of the destination register.

# Configurations affected

This defect affects all configurations of the processor.

# **Conditions**

The erratum might be triggered upon execution of two instructions, back to back in execution order, the two instructions having the following characteristics:

- the two instructions must be conditional, with resolution of their condition codes being opposed;
- each of the two instructions must have either only one operand, or two operands in which case the destination register must be identical to one of the two operand registers.

Note that other timing conditions are required to trigger the erratum.

#### **Implications**

Under rare timing conditions, either of a deadlock or a data corruption might occur.

#### Workaround

Setting bit[12] of the Diagnostic Register prevents this erratum from occurring:

MRC p15, 0, r0, c15, c0, 1 ORR r0, r0, #1<<12 MCR p15, 0, r0, c15, c0, 1

The workaround is expected to have a negligible performance impact.

# 2.6. Category B (Rare)

# 844219: DVM Sync might not properly guarantee completion of all accesses using an invalidated TLB entry

Category B Rare

Products Affected: Cortex-A17 MPCore.

Present in: r1p0, r1p1

#### **Description**

A DVM SYNC operation intended to guarantee completion of all accesses using an invalidated TLB entry might not correctly wait for all accesses to complete.

#### Configurations affected

All Cortex-A17 configurations are affected.

#### Conditions

For the erratum to occur, the following conditions must be met:

- CPU A is performing a page table walk for VA X.
- CPU B executes a TLB maintenance operation targeting VA X.
- CPU A starts a new page table walk for VAY.

In addition, VA X and VA Y must have the following properties:

- VA Y and VA X are within the same 1M-aligned region.
- The TLB invalidation targets a page table entry used to translate VA Y and VA X that is not the last-level page table entry.
- When using the VMSA page table format, the erratum only affects modifications to the Level 1 page tables when using 4k pages
  - When using the LPAE page table format, this erratum only affects modifications to
  - Level 1 page table entries when using 2M pages
  - Level 1 and Level 2 page tables entries when using 4k pages.

This erratum does not affect cases where a page table entry is changed from a pointer to a lower-level table to a last-level entry that covers the same physical range and with the same attributes

# **Implications**

When the erratum occurs, a DVM SYNC operation intended to complete the TLB maintenance from CPU B might not properly guarantee completion of the accesses on CPU A that used the previous translation for VA Y. As a result, accesses using the stale TLB entry might be performed until the associated instructions complete.

#### Workaround

ARM does not recommend to deploy any workaround for this errata.

# 845920: Cache Coherency protocol is broken when connecting a Cortex-A17 cluster with some specific ACE interconnects

**Category B Rare** 

Products Affected: Cortex-A17 MPCore.

Present in: r1p0, r1p1

#### Description

In a system including a Cortex-A17 cluster and a CCI-500 interconnect, cache coherency might not be ensured by the Cortex-A17 cluster with regards to external cache coherent agents.

#### Configurations affected

This erratum affects all systems that include:

- At least one Cortex-A17 cluster with at least two CPUs.
- At least a second cached-coherent agent.
- An interconnect that can send a second command to the Cortex-A17 cluster before it receives data back from a first ReadUnique or CleanInvalid command that has been sent to the same address, where both commands target the same Cortex-A17 cluster.

Note that the CCI-500 exhibits such behavior, but the CCI-400 does not.

#### Conditions

The scenario leading to the issue is:

- -0 As a pre-requisite, the Cortex-A17 cluster must have a complete cache line from address A present in the L2 cache in the clean state.
- 1 CPU0 in the Cortex-A17 cluster writes a cache line at address A in its entirety. An ACE MakeUnique command is sent to the AMBA/ACE bus, and the line is sent for allocation into the L2 cache.
- 2 CPU1 in the same cluster performs a read request to the cache line at address A. The read might be the result of either a speculative access or an architecturally committed one.
- 3 Before the MakeUnique command issued at step 1 completes, and therefore before the write executed by CPU0 is committed, an external cache coherent agent performs either:
  - A broadcast Clean and Invalidate Cache Maintenance Operation to address A, or
  - A store or a prefetch for write to address A. The prefetch for write might result of speculative execution.
- 4 The interconnect sends the ReadUnique command resulting from step 3 to the Cortex-A17 cluster.
- 5 The Cortex-A17 cluster answers the ACE command from step 4 on the AMBA4/ACE CR channel. The interconnect must accept the answer on the CR channel and not accept the associated data on the CD channel.
- 6 The interconnect sends the response from the MakeUnique command issued in step 1 back to the Cortex-A17 cluster. The associated cache line gets allocated into the L2 cache.
- 7 The read request issued by CPU1 at step 2 is serviced from the L2 cache.
- 8 The interconnect must accept the data resulting from the ACE command in step 4 only after step 7 completes.

After this sequence, the Cortex-A17 cluster might not issue a MakeUnique command for a write targeting the cache line at address A.

# **Implications**

The erratum might cause a data corruption.

#### Workaround

The workaround consists in disabling prefetch for write by setting bit [4] of the CPU diagnostic register (accessible in the cp15 register space at address cp15,0,c15,c0,1). ARM does not expect any noticeable performance degradation to result from this setting. To date, most configurations ARM is aware of are not susceptible to this erratum. Notably, CCI-400 based solutions are immune.

# 2.7. Category C

# 833221: The Error Location field of the L2MRERRSR register might not be correctly updated

**Category C** 

**Products Affected: Cortex-A17 MPCore.** 

Present in: r1p0

# **Description**

The Error Location field of the L2 Memory Error Syndrome Register (L2MRERRSR) might not update correctly for some ECC errors.

# Configurations affected

This erratum affects all configurations of Cortex-A17 when ECC is implemented.

#### **Conditions**

The erratum occurs when an ECC error is detected on the L2 DATA RAM upon an eviction from the L2 cache to the next memory level.

# **Implications**

The Error Location field of the L2 Memory Error Syndrome Register might contain a stale value that does not reflect the correct Index / Way where the error has been triggered.

#### Workaround

There is no workaround.

# 844221: Stage2 Descriptors might be accessed using an incorrect Cacheability attribute

**Category C** 

Products Affected: Cortex-A17 MPCore.

Present in: r1p0, r1p1, r1p2

#### **Description**

When performing a page table walk for the Non-secure PL0/PL1 translation regime with Stage2 translation enabled, the Stage2 descriptors might be read from memory using a Cacheability attribute different from the one configured in VTCR.IRGN0.

# Configurations affected

All Cortex-A12 and all Cortex-A17 configurations are affected.

#### **Conditions**

For the erratum to occur, the Stage2 translation and the PL2 translation regime must be configured as follows:

- VTCR.IRGN0 is set to '01' or '11', indicating the memory associated with page table walks using VTTBR is Inner WriteBack.
- HSCTLR.C is set to 0.

# **Implications**

When the erratum occurs, it might cause the descriptors to be accessed as Normal Non-Cacheable memory instead of the memory type described by VTCR.IRGN0.

#### Workaround

When using page table descriptors marked as residing in cacheable memory, the Hypervisor should always enable the data cache by setting HSCTLR.C to 1. ARM does not expect the affected combination to be used under normal circumstances.

# 844223: UNDEFINED instructions might not UNDEF

**Category C** 

Products Affected: Cortex-A17 MPCore.

Present in: r1p0, r1p1, r1p2

# **Description**

Executing some UNDEFINED opcodes might not raise an UNDEF exception; the processor will either execute an SDIV instruction or a NOP.

#### Configurations affected

This defect affects all configurations of the processor.

#### **Conditions**

The following opcodes are affected:

Thumb2: 1111 1011 1001 Rn (1)(1)(1)(1) Rd 0001 Rm

Arm: 1111 0111 1001 (----) (----) (----) (----)

# **Implications**

If the opcode is of the form:

Thumb2: 1111 1011 1001 Rn (1)(1)(1)(1) Rd 0001 Rm

then an SDIV instruction will be executed.

Otherwise, a NOP will be executed.

Note that this encoding is not part of the encoding that ARM guarantees will always UNDEF.

#### Workaround

The software should not rely on taking an UNDEF trap when executing an opcode within that encoding space. Note that this encoding is not part of the encoding that ARM guarantees will always UNDEF.

# 846719: PAR might not be architecturally correct upon completion of an ATS12NS instruction

**Category C** 

Products Affected: Cortex-A17 MPCore.

Present in: r1p0, r1p1, r1p2

# **Description**

Upon execution of an ATS12NS instruction, in case the requested translation induces both a Stage 1 permission fault and either of a stage 2 MMU fault other than a permission fault, the PAR might get updated to reflect the stage 2 fault instead of the stage 1 permission fault.

# Configurations affected

All configurations of Cortex-A12 and Cortex-A17 are affected.

# **Conditions**

The translation requested by the ATS12NS instruction must report a permission fault at stage 1, and the IPA to PA translation must induce a stage 2 fault.

# **Implications**

The PAR is updated to reflect the stage 2 fault. It is architecturally defined that the stage 1 permission fault should be reported in the PAR.

#### Workaround

There is no workaround.

# 847219: CPU might take a breakpoint instead of a vector catch.

**Category C** 

**Products Affected: Cortex-A17 MPCore.** 

Present in: r1p0, r1p1, r1p2

# **Description**

Under some software and hardware conditions, when vector catch is enabled and a breakpoint is set, a breakpoint exception is thrown instead of a vector catch exception.

#### **Configurations affected**

All configurations of Cortex-A12 and Cortex-A17 are affected.

#### Conditions

The erratum occurs when a breakpoint is programmed on the shadow of a predicted taken branch (that is, a branch present in the prediction structures), the branch being on the first 16-bit part of a 32-bit word and the breakpoint set on the second 16-bit part of the same 32-bit word. If the predicted target of the branch is the location of an exception vector where the vector catch exception has been enabled, a breakpoint exception might be taken instead of a vector catch exception.

Note that a vector catch exception is raised and reported correctly whenever the vector is entered as part of an exception being taken, as opposed to the vector being executed as the result of a branch to the vector code.

#### **Implications**

The IFSR/HSR will report a breakpoint exception instead of a vector catch exception.

#### Workaround

There is no workaround.