# **COL216**

### **Fixed Latency Multiplication**

This is a fairly algorithm to multiply two unsigned binary numbers. We declare a standard logic vector called result and initialize it to the 32 bit unsigned representation of '0'. We concatenate a 16 bit unsigned representation of '0' to the multiplicand. This prevents overflow during lef shift of multiplicand. We run a loop for each digit of the multiplier. If the current bit is '1', we add the multiplicand to the current result and update the result. Then we perform left shift on the multiplicand. In case if the current bit is '0', we only perform the left shift. The result is the product of the input numbers.

#### *The design :-*

a,b : std\_logic\_vector(15 downto 0) – inputsc : std\_logic\_vector(31 downto 0) – output

clock\_cycle : integer - output(no of clock cycles required)

Intermediates:-

result : std\_logic\_vector(31 downto 0) - temporary calculations (intially

"00000000000000000000000000000000")

multiplier: std\_logic\_vector(15 downto 0) - stores the multiplier

multiplicand: std\_logic\_vector(31 downto 0) - stores the multiplicand

clock\_num: integer - stores the number of performed cycles

counter: integer – number of bits covered

The following screenshot shows 500 test-cases being run and their respective clock\_num(no. of clock cycles):



## Variable Latency Multiplier

This program is an improvement over the classic fixed latency multiplier. We use the Booth's algorithm to calculate the product of two signed binary numbers. We initialize the multiplier and multiplicand. We declare a signal s which represents the value multipler[-1]. We initialize s to '0'. Now we check s and multiplier[0] and do the following according to different cases:-

| Multiplier[0] | Multiplier[-1] | Action                                                             |
|---------------|----------------|--------------------------------------------------------------------|
| 0             | 0              | Right shift the multiplier                                         |
| 0             | 1              | Add multiplicand to current product and right shift the multiplier |
| 1             | 0              | Subtract multiplicand from current product and right shift the     |
|               |                | multiplier                                                         |
| 1             | 1              | Right shift the multiplier                                         |

#### *The design :-*

a,b : std\_logic\_vector(15 downto 0) – inputsc : std\_logic\_vector(31 downto 0) – output

clock\_cycle : integer - output(no of clock cycles required)

Intermediates:-

arr : std\_logic\_vector(31 downto 0) - temporary calculations (intially "00000000000000" & a)

s: std\_logic - multiplier[-1]

counter: integer – number of bits covered

clock\_num: integer – stores the number of performed cycles

The following screenshot shows 500 test-cases being run and their respective clock\_num(no. of clock cycles):



In our testing, we found some test-cases, in which fixed latency performs better. Some of them are:-

```
"1010101010101010", "010101010101010"\\ "0010010010010010", "1001001001001001"\\ "1010010100101001", "0100101001010010"\\ "1010101010101010", "1001010101001001"\\ "0101010101010101", "101001010010101"\\ "101110010010101", "100000111000101"\\ "010110101010101", "11000001101000001"\\ "0100110101010101", "0011011110111001"\\ "10110101101010101", "111101101100010"\\ "10010110101010101", "1010001001100000"\\ "10110101010101011", "0111101100110110"\\ "10110101010101011", "0111101110011011"\\ "10101100101010111", "0111101110011011"\\ "101101010101010111", "01111011100010011"\\ "101101010101010111", "01111011100010011"\\ "101101010101010111", "0111101110011011"\\ "101101010101010111", "01111011100010011"\\ "101101010101010111", "01111011100010011"\\ "101101010101010111", "01111011100010011"\\ "101101010101010111", "01111011100010011"\\ "1011010101010111", "01111011100010011"\\ "101101010101010111", "01111011100010011"\\ "101101010101010111", "01111011100010011"\\ "10110101010101011", "01111011100010011"\\ "10110101010101011", "01111011100010011"\\ "10110101010101011", "01111011100010011"\\ "1011010101010111", "01111011100010011"\\ "10110101010101011", "01111011100010011"\\ "10110101010101011", "01111011100010011"\\ "101110101010101011", "01111011100110011011"\\ "1011101010101011", "01111011100010011"
```

As per the overall testing, the variavle latency approach seems to be noticibly faster. This can also be seen in some screenshots attached.

Rishit Jakharia 2022CS11621 Aditya jha 2022CS11102