# Verilog

- Operator, operand, expression and control -

May 2014

Ando KI

### **Contents**

- Expression
- Operand
- Operator
- Bitwise and reduction operators
- Concatenation and replication example
- Sign example
- Shift example
- Expression bit-length
- Bit-length example
- Conditional statements
- if-else/if-else-if
- acase
- Looping statements
- forever example
- repeat example
- while example
- for example

- control & conditional constructs
  - → if-else/if-else-if
  - case
  - looping
    - repeat
    - o for
    - while
    - forever

Copyright © 2014 by Ando Ki

Introduction to Verilog-HDL expression (2)

### Verilog expression

- Verilog expression combines operands with operators to produce a result.
  - Scalar expression results a scalar (singlebit) result.
    - The least significant bit of the result is used when the expression results in multi-bit.

Introduction to Verilog-HDL expression (3)

### Verilog operand

- Verilog operand
  - Constant number including real
  - Δt

Copyright © 2014 by Ando Ki

- Variables of type reg, integer, time, real, and realtime
- ◆ Net bit-select
- → Bit-select of type reg, integer, and time
- ◆ Net part-select
- ◆ Part-select of type reg, integer, and time
- ◆ Array element (not whole array)
- A call to a user-defined function or system-function that returns any of the above

- signed and unsigned constant
  - ◆ An integer with no base specification shall be a signed value in 2's complement form.
    - and -12
  - An integer with an unsigned base specification shall be interpreted as unsigned value.
    - a 'd12
    - a -'d12 == -32'd12 == FFFFFF4
  - Sign base should be used for signed integer.
    - -'sd12
    - a or -'SD12

Copyright © 2014 by Ando Ki

Introduction to Verilog-HDL expression (4)

## Verilog operator (1/2)

| operator          | meaning                            | Integer express | Real expression |
|-------------------|------------------------------------|-----------------|-----------------|
| unary + unary -   | Unary operators                    | Yes             | Yes             |
| {} {{}}           | Concatenation, replication         | Yes             | No              |
| + - * / **        | Arithmetic                         | Yes             | Yes             |
| %                 | Modulus                            | Yes             | No              |
| > >= < <=         | Relational                         | Yes             | Yes             |
| !                 | Logical negation                   | Yes             | Yes             |
| &&                | Logical and/or                     | Yes             | Yes             |
| == !=             | Logical equality/inequality        | Yes             | Yes             |
| === !==           | Case equality/inequality           | Yes             | No              |
| ~ &   ^           | Bit-wise negation/and/or/xor/      | Yes             | No              |
| ~^ or ^~          | Bit-wise equivalence               | Yes             | No              |
| & ~&   ~  ^ ~^ ^~ | Reduction and/nand/or/nor/xor/xnor | Yes             | No              |
| << >>             | Logical left/right shift           | Yes             | No              |
| <<< >>>           | Arithmetic left/right shift        | Yes             | No              |
| ?:                | Conditional                        | Yes             | Yes             |
| or                | Event or                           | Yes             | Yes             |

Copyright © 2014 by Ando Ki

Introduction to Verilog-HDL expression (5)

### Verilog operator (2/2)

- Logical operators: &&, ||, !
  - ♦ Result in one bit value
- Bitwise operators (infix): &, |, ~, ^, ~^, ^~
  - Operation on bit by bit basis
- Reduction operators (prefix): &, |, ^, ~&, ~|, ~^
  - Result in one bit value
- Logical shift operators: >>, <<</p>
  - → Result in the same size, always fills zero
- Concatenation operators: {, }
- Replication: {n{X}}
- Relational operators: >, <, >=, <=
  </p>
  - ◆ Result in one bit value
- Logical equality operators: ==, !=
  - ◆ Result in either true or false
- Case equality operators: ===, !==
  - ◆ Exact match including X/x and Z/z
- Conditional operators: ?:
  - → Like 2-to-1 mux
- Arithmetic/math operators: +, -, \*, /, %
  - → If any operand is x the result is x.
- Unary: +, -

| operator        | Precedence         |
|-----------------|--------------------|
| unary + unary - | Highest precedence |
| **              |                    |
| * / %           |                    |
| %               |                    |
| + - (binary)    |                    |
| << >> <<< >>>   |                    |
| < <= > >=       |                    |
| == != === !==   |                    |
| & ~&            |                    |
| ^ ^~ ~^         |                    |
| ~               |                    |
| &&              |                    |
| II              |                    |
| ?:              | Lowest precedence  |
|                 |                    |

Copyright © 2014 by Ando Ki

Introduction to Verilog-HDL expression (6)

# Bit-wise and reduction operators

# Bit-wise binary AND

| & | 0 | 1 | X | Z |
|---|---|---|---|---|
| 0 | 0 | 0 | 0 | 0 |
| 1 | 0 | 1 | x | x |
| x | 0 | x | x | x |
| z | 0 | x | x | x |

### Bit-wise binary XOR

|   |   | , |   |   |
|---|---|---|---|---|
| ۸ | 0 | 1 | x | Z |
| 0 | 0 | 1 | x | x |
| 1 | 1 | 0 | x | x |
| x | х | x | x | x |
| z | х | x | x | X |

### Bit-wise binary XNOR

| ^~<br>~^ | 0 | 1 | x | z |
|----------|---|---|---|---|
| 0        | 1 | 0 | x | x |
| 1        | 0 | 1 | x | x |
| x        | х | х | х | х |
| z        | х | х | х | x |

### Bit-wise binary OR

| J. 11.00 D |   | , | • |   |
|------------|---|---|---|---|
| - 1        | 0 | 1 | x | z |
| 0          | 0 | 1 | x | x |
| 1          | 1 | 1 | 1 | 1 |
| x          | x | 1 | x | x |
| Z          | x | 1 | x | x |
|            |   |   |   |   |

### Bit-wise unary negation

| ~ |   |
|---|---|
| 0 | 1 |
| 1 | 0 |
| x | x |
| Z | x |
|   |   |

| gation  |   | Unary reduction example |   |   |   |    |                         |  |
|---------|---|-------------------------|---|---|---|----|-------------------------|--|
| Operand | & | ~&                      | 1 | ~ | ۸ | ~^ | Comments                |  |
| 4'b0000 | 0 | 1                       | 0 | 1 | 0 | 1  | No bits set             |  |
| 4'b1111 | 1 | 0                       | 1 | 0 | 0 | 1  | All bits set            |  |
| 4'b0110 | 0 | 1                       | 1 | 0 | 0 | 1  | Even number of bits set |  |
| 4'b1000 | 0 | 1                       | 1 | 0 | 1 | 0  | Odd number of bits set  |  |

Copyright © 2014 by Ando Ki

Introduction to Verilog-HDL expression (7)

# Concatenation and replication example

code/verilog/expression/replicate example.

```
module top;
                                                 # a=1 b=01 c=1111 d=0010101 e=0001111101
  reg
  reg [1:0] b;
  reg [3:0] c;
  reg [6:0] d;
  reg [9:0] e;
  initial begin
    a = 1'b1;
    b = 2'b01;
    c = {4{a}}; // replication of 1'b1
    d = {3{b}}; // replication of 2'b01
     e = {b, c, b}; // concatenation
     $display("a=%b b=%b c=%b d=%b e=%b", a, b, c, d, e);
  end
endmodule
```



Copyright © 2014 by Ando Ki

Introduction to Verilog-HDL expression (8)

## Sign example (1/2)

'code/verilog/expression/sign' example.

```
module top;
 integer
               intA, intB, intC, intD;
         [15:0] regA, regB, regC;
 reg signed [15:0] regSA, regSB;
 initial begin
   intA = -12 / 3;
                  // The result is -4.
   intB = -'d 12 / 3; // The result is 1431655761.
intC = -'sd 12 / 3; // The result is -4.
   intD = -4'sd 12 / 3; // -4'sd12 is the negative of the 4-bit
                // quantity 1100, which is -4. -(-4) = 4.
                // The result is 1.
```



-4 0xffffffc

-4 0xffffffc

-12 0xffffff4

1 0x0001

1 0x00000001

Copyright © 2014 by Ando Ki

Introduction to Verilog-HDL expression (9)

### Sign example (2/2)

# intA: -12/3

```
code/verilog/expression/sign' example.
```

```
# intA: -12/3 => -4 0xffffffc
# intB: -'d 12/3 => 1431655761 0x55555551
                                                                                                                                                         # intC : -'sd 12 / 3 =>
       intA = -4'd12;
                                               // intA will be unsigned FFFFFF4
                                                                                                                                                         # intD : -4'sd 12 / 3 =>
       regA = intA / 3;
                                               // expression result is -4,
                                                                                                                                                         # intA : -4'd12 =>
                                                                                                                                                       # intA:-4'd12 => -12 vxmmm4

# regA: intA/3 => 65532 0xfffc

# regB:-4'd12 => 65524 0xfff4

# intB: regB/3 => 21841 0x00005551

# intC:-4'd12/3 => 1431655761 0x55555551

# regC:-12/3 => 65532 0xfffc

# regSA:-12/3 => -4 0xfffc

# renSR:-4'sd12/3 => 10x0001
                                               // intA is an integer data type, regA is 65532
       regB = -4'd12;
                                            // regB is 65524
       intB = regB / 3; // expression result is 21841,
      // regB is a reg data type intC = -4'd12 / 3; // expression result is 1431655761.
                                               // -4'd12 is effectively a 32-bit reg data type
                                                                                                                                                         # regSB: -4'sd12/3 =>
       regC = -12 / 3; // expression result is -4, -12 is effectively
      // an integer data type. regC is 65532 regSA = -12 / 3; // expression result is -4. regSA is a signed reg regSB = -4'sd12 / 3; // expression result is 1. -4'sd12 is actually 4.
      $\display(\text{"intA} : -4'\d12 => \%d 0x\%h\text{", intA, intA);}$$\display(\text{"regA} : intA / 3 => \%d 0x\%h\text{", regA, regA);}$$\display(\text{"regB} : -4'\d12 => \%d 0x\%h\text{", regB, regB);}$$\display(\text{"intB} : regB / 3 => \%d 0x\%h\text{", intB, intB);}$$\display(\text{"intC} : -4'\d12 / 3 => \%d 0x\%h\text{", intC, intC);}$$\display(\text{"regC} : -12 / 3 => \%d 0x\%h\text{", regC, regC);}$$\display(\text{"regSA} : -4'\sd12 / 3 => \%d 0x\%h\text{", regSA, regSA);}$$\display(\text{"regSB} : -4'\sd12 / 3 => \%d 0x\%h\text{", regSA, regSA);}$$
       $display("regSB: -4'sd12 / 3 => %d 0x%h", regSB, regSB);
   end
endmodule
```



Copyright © 2014 by Ando Ki

Introduction to Verilog-HDL expression (10)

# Shift example

'code/verilog/expression/shift' example.

```
module top;
  reg [3:0] valueL, resultL, resultLS; reg signed [3:0] valueA, resultA, resultAS;
                                                         # valueL : 8 0x8
                                                         # resultL : (valueL >> 2) ==> 2 0x2
  initial begin
   valueL = 4'b1000;
resultL = (valueL >> 2);
                                                         # resultLS: (valueL >>> 2) ==> 2 0x2
                                                         # valueA : -8 0x8
   resultLS = (valueL >>> 2); // be careful
   valueA = 4'b1000;
                                                         # resultA: (valueA >> 2) ==> 2 0x2
   resultA = (valueA >> 2); // be careful
                                                         # resultAS: (valueA >>> 2) ==> -2 0xe
   resultAS = (valueA >>> 2);
   $display("resultAS: (valueA >>> 2) ==> %d 0x%h", resultAS, resultAS);
 end
endmodule
```



Copyright © 2014 by Ando Ki

Introduction to Verilog-HDL expression (11)

# **Expression bit-length**

Comments

The Verilog uses the bit length of the operands to determine how many bits to use while evaluating an expression.

reg [15:0] a, b; // 16-bit regs

reg [15:0] sumA; // 16-bit reg

reg [16:0] sumB; // 17-bit reg sumA = a + b; // expression evaluates using 16 bits

// it can lose carry overflow.

sumB = a + b; // expression evaluates using 17 bits

| •                                               |                  |                                 |                                            |
|-------------------------------------------------|------------------|---------------------------------|--------------------------------------------|
| Unsized constant number <sup>a</sup>            | Same as integer  |                                 | sumA = (a+b)>>1; // will not work properly |
| Sized constant number                           | As given         |                                 |                                            |
| i op j, where op is:<br>+ - * / % &   ^ ^~ ~^   | max(L(i),L(j))   |                                 |                                            |
| op i, where op is:                              | L(i)             |                                 |                                            |
| i op j, where op is:<br>=== !== == != > >= < <= | 1 bit            | Operands are sized to max(L(i), | L(j))                                      |
| i op j, where op is:<br>&& $\parallel$          | 1 bit            | All operands are self-determine | d                                          |
| op i, where op is:<br>& ~&   ~  ^ ~^ ^~!        | 1 bit            | All operands are self-determine | d                                          |
| i op j, where op is:<br>>> << ** >>> <<         | L(i)             | j is self-determined            |                                            |
| i?j:k                                           | max(L(j),L(k))   | i is self-determined            |                                            |
| {i,,j}                                          | L(i)++L(j)       | All operands are self-determine | d                                          |
| {i{j,,k}}                                       | i * (L(j)++L(k)) | All operands are self-determine | d                                          |

Bit length

Copyright © 2014 by Ando Ki

Expression

Introduction to Verilog-HDL expression (12)

```
Bit-length example
 'code/verilog/expression/bitlength'
     example.
module top;
reg [3:0] a, b, sumA;
reg [4:0] sumB;
initial begin
b = 10;
        b = 10,
for (a=0; a<10; a=a+1) begin
sumA = a + b;
$display("sumA (%d) = a (%d) + b (%d)", sumA, a, b);
              b = b + 1;
        end
        b = 10,
for (a=0; a<10; a=a+1) begin
sumB = a + b;
$display("sumB (%d) = a (%d) + b (%d)", sumB, a, b);
b = b + 1;
        end
         b = 10;
        b = 10,

for (a=0; a<10; a=a+1) begin

    sumA = (a + b)>>1; // incorrect result

    sumB = (a + b)>>1; // correct result

    $display("sumA (%d) = (a (%d) + b (%d)) >> 1; %d", sumA, a, b, sumB);

    b = b + 1;
        end
    end
 endmodule
Copyright © 2014 by Ando Ki
                                                                  Introduction to Verilog-HDL expression (13)
```



### Conditional statement: if-else/if-else-if

```
conditional_statement ::=
    if_else_statement
    | if_else_if_statement

if_else_statement ::=
    if ( expression ) statement [ else statement ]

if_else_if_statement ::=
    if ( expression ) statement
    { else if ( expression ) statement }
    [ else statement ]
```

Statement will be a single statement or a block of statement that is a group of states enclosed by 'begin' and 'end'.

- The conditional statement (if-else or ifelse-if statement) is used to make a decision about whether a statement is executed.
  - If the expression evaluates to <u>true (that is, has a nonzero known value)</u>, the first statement shall be executed.
  - ◆ If it evaluates to false (that is, has a zero value or the value is x or z), the first statement shall not execute. If there is an else statement and expression is false, the else statement shall be executed.

Copyright © 2014 by Ando Ki

Introduction to Verilog-HDL expression (15)

### Case statement

```
case_statement ::=
    case0_statement
   | casez_statement
   | casex statement
case0_statement ::=
   case (expression)
   case_item { case_item } endcase
casez_statement ::=
   casez (expression)
   case_item { case_item } endcase
casex_statement ::=
   casex (expression)
   case_item { case_item } endcase
case item ::=
   expression { , expression } :
   statement
  | default [ : ] statement
```

- The case statement is a multiway decision statement that tests whether an expression matches one of a number of other expressions and branches accordingly. The default statement shall be optional.
- In a case expression comparison, the comparison only succeeds when each bit matches exactly with respect to the values 0, 1, x, and z.
  - The bit length of all the expressions shall be equal so that exact bitwise matching can be performed.
- Don't care cases
  - 'casez' treats z or ? symbols in the expression or case items as don't-cares.
  - 'casez' treats z or x or ? symbols as don'tcares.

Copyright © 2014 by Ando Ki

Introduction to Verilog-HDL expression (16)

### Looping statements

```
loop_statement ::=
    forever statement
| repeat ( expression ) statement
| while ( expression ) statement
| for ( variable_assignment ;
        expression ;
        variable_assignment )
        statement
```

- forever
  - Continuously executes a statement.
- repeat
  - Executes a statement a fixed number of times. If the expression evaluates to unknown or high impedance, it shall be treated as zero, and no statement shall be executed.
- while
  - Executes a statement until an expression becomes false. If the expression starts out false, the statement shall not be executed at all.

Looping statements provide a means of controlling the execution of a statement zero, one, or more times.

- 🌃 for
  - Controls execution of its associated statement(s) by a three-step process, as follows:
    - a) Executes an assignment normally used to initialize a variable that controls the number of loops executed.
    - b) Evaluates an expression. If the result is zero, the for loop shall exit. If it is not zero, the for loop shall execute its associated statement(s) and then perform step c). If the expression evaluates to an unknown or high-impedance value, it shall be treated as zero.
    - c) Executes an assignment normally used to modify the value of the loop-control variable, then repeats step b).

Copyright © 2014 by Ando Ki

Introduction to Verilog-HDL expression (17)

### Forever example 'code/verilog/expression/forever' example. module top; reg clkA, clkB; initial begin clkA = 0; forever #5 clkA = ~clkA; end forever statement; initial begin clkB = 1;forever clkB = #5 ~clkB; initial begin \$dumpfile("wave.vcd"); \$dumpvars(1); #2000 \$finish; end endmodule Signals Time Copyright © 2014 by Ando Ki Introduction to Verilog-HDL expression (18)

### Repeat example

'code/verilog/expression/repeat' example.

```
module top;
integer count;
initial begin
count = 10;
repeat (count) begin
$display("%d count down", count);
count = count - 1;
end
end
endmodule
```

■ The loop will execute 10 times regardless of whether the value of count changes after entry to the loop.

repeat (expression) statement;



Copyright © 2014 by Ando Ki

Introduction to Verilog-HDL expression (19)

# While example

**55** 'code/verilog/expression/while' example.

```
module top;
integer count;
initial begin
count = 10;
while (count>0) begin
$display("%d count down", count);
count = count - 1;
end
end
endmodule
```

while (expression) statement;



Copyright © 2014 by Ando Ki

Introduction to Verilog-HDL expression ( 20 )

# For example "code/verilog/expression/for' example. module top; integer count; initial begin count = 10; for (count=10; count>0; count=count-1) begin \$display("%d count down", count); end end end endmodule Copyright © 2014 by Ando Ki



# Coding



wire sig\_in\_a;
wire sig\_in\_b;
wire sig\_out\_c;
wire sig\_out\_d;
reg sig\_reg\_x;
reg sig\_reg\_y
always @ (posedge clk) begin
sig\_reg\_x <= sig\_in\_a & sig\_in\_b;
sig\_reg\_y <= sig\_in\_a | sig\_in\_b;
end
assign sig\_out\_c = sig\_reg\_x & sig\_reg\_y;
assign sig\_out\_d = sig\_reg\_x | sig\_reg\_y;

Copyright © 2014 by Ando Ki

# Reading

■ IEEE Std. 1364-2001, IEEE Standard Verilog Hardware Description Language. (Chapter 4. Expressions; Chapter 9. Behavioral modeling)

Copyright © 2014 by Ando Ki

Introduction to Verilog-HDL expression ( 24 )