# Verilog

- System Tasks/Functions and Compiler Directives -

May 2014

Ando KI

## **Contents**

- Task and function
  - Usage
  - → Form of task
  - → Task example
  - → Form of function
  - → Function example
- System task and function
- Verilog system task
- Verilog system function

- Verilog system tasks/functions (basic)
  - → Simulation control tasks
  - Displaying information
  - → Simulation time tasks
  - → Random number generator
  - → Loading memory data from file
- VCD
  - ♦ VCD handling system tasks
- Compiler directives
  - → define/undef
  - → include
  - → ifdef, else, endif
  - → timescale

Copyright © 2014 by Ando Ki

Introduction to Verilog-HDL module (2)

## Task and function (1/2)

#### Task

- → Declared within a module
- Referenced only by a behavioral within the module
  - Can be referenced only from within a cyclic (always) or single-pass behavior (initial).
- Parameters passed to task as inputs and inouts and from task a outputs or inputs
- → Local variables can be declared
- Recursion not supported although nesting permitted

#### Function

- → Implement combinational behavior
- → No timing control
  - "#" or '@" or 'wait' is not permitted
- → May call other functions with no recursion
- → Reference in an expression, e.g., RHS
- → No 'output' or 'inout' allowed
- → No non-blocking assignment
- ◆ The purpose of a function is to respond to an input value by returning a single value.
  - A function can be used as an operand in an expression.
  - The value of that operand is the value returned by the function.

Copyright © 2014 by Ando Ki

Introduction to Verilog-HDL module (3)

# Task and function (2/2)

#### Task

- A task can contain time-controlling statements.
- A task can enable other tasks and functions
- A task can have zero or more arguments of any type.
- A task shall not return a value, since it creates a hierarchical organization of the procedural statements within a Verilog behavior.

#### Function

- A function shall execute in one simulation time unit.
- → A function cannot enable a task.
- A function shall have at least one input type argument and shall not have an output or inout type argument.
- A function shall return a single value, which can be scalar (single-bit) or vector (multi-bit).

Copyright © 2014 by Ando Ki

Introduction to Verilog-HDL module (4)

# Task and function usage example



```
// task is not allowed in continuous
// assignment

initial
switch_byte_task(old_val, new_val);
always
switch_byte_task(old_val, new_val);
always
switch_byte_task(old_val, new_val);
always
switch_byte_task(old_val, new_val);
always
new_val <= switch_byte_function(old_val);

always
new_val <= switch_byte_function(old_val);
```

Copyright © 2014 by Ando Ki

Introduction to Verilog-HDL module (5)

## Form of task

```
module xxx (...);
...

task task_name;
[input_output_inout_arguments;]
statement;
endtask
...
endmodule

module xxx (...);
...

task task_name (in_out_inout_arguments);
statement;
endtask
...
endmodule
```

Copyright © 2014 by Ando Ki

Introduction to Verilog-HDL module (6)





## Function example 'codes/verilog/task\_function/factorial' module top; All items declared inside automatic functions are function automatic integer factorial\_auto; allocated dynamically for each invocation. input [31:0] operand; It is required to be enabled for recursive cal integer i; if (operand >= 2) factorial\_auto = factorial\_auto(operand - 1) \* operand; else factorial\_auto = 1; endfunction function integer factorial; input [31:0] operand; integer i; if (operand >= 2) factorial = factorial(operand - 1) \* operand; else factorial = 1; # 0 factorial\_auto=1 # 0 factorial=1 # 1 factorial=1 # 1 factorial=1 # 2 factorial=1 # 2 factorial=auto=2 # 2 factorial=1 # 3 factorial=1 # 4 factorial\_auto=6 # 3 factorial=1 # 4 factorial=1 # 5 factorial=1 # 5 factorial=1 # 6 factorial=1 # 7 factorial=1 # 7 factorial=1 # 7 factorial=1 # 7 factorial=1 endfunction integer result, n; initial begin for(n = 0; n <= 7; n = n+1) begin result = factorial\_auto(n); \$display("%0d factorial\_auto=%0d", n, result); result = factorial(n); \$\text{\$\text{Corportion} \text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\exititt{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\text{\$\e \$display("%0d factorial=%0d", n, result); end end endmodule Copyright © 2014 by Ando Ki Introduction to Verilog-HDL module (9)

# System tasks and system functions

- System tasks and system functions are commands executed by a Verilog simulator, not hardware modeling constructs.
  - While <u>VPI routines</u> are functions to be used in C program.
- System tasks and system functions begin with \$.
- System task -- a sub-routine procedure.
- System function -- a function returning a return value.

- Built-in system tasks and system functions
  - These are part of Verilog language and built into Verilog simulator.
  - Standard system tasks
    - \$\square\$ \$\square\$ stop, \$\square\$ finish
  - Standard system functions
    - \$time, \$random
- User-defined system tasks and system functions
  - Its name must start with \$.

Copyright © 2014 by Ando Ki

Introduction to Verilog-HDL module (10)

## Verilog system task

- System tasks begin with \$.
- System tasks are procedural programming statements in the Verilog HDL.
  - → Called from the followings, but not from a continuous assignment statement.
    - o 'initial' procedure
    - o 'always' procedure
    - o 'task'
  - → It cannot return values, but its argument can be written.
  - → Example:

always @ (posedge clock) begin \$readmemh("vectors.dat", mem); end

Copyright © 2014 by Ando Ki

Introduction to Verilog-HDL module (11)

# Verilog system function

- System functions begin with \$.
- System functions are expression in the Verilog HDL.
  - → Called from the followings,
    - o 'initial' procedure
    - o 'always' procedure
    - o 'task'
    - o 'function'
    - o 'assign' continuous statement
    - Operand in a compound expression
  - → It can return value.
    - A value can only be written to the return from a calltf routine through 'vpi\_put\_vlaue()' with vpiNoDelay.
  - → Example

always @ (posedge clock) if (chip\_out!==\$pow(base, exp)) ... initial \$monitor("output=%f", \$pow(base, exp)); assign temp = i + \$pow(base, exp);

Copyright © 2014 by Ando Ki

Introduction to Verilog-HDL module (12)

# Verilog system tasks/functions (basic)

- stop
  - Suspend simulation when it is encountered.
- **\$finish** [(n)]
  - Finish simulation when it is encountered.
- stime
  - → A system function
- \$random
  - → A system function
- \$readmemh

- \$\pmu\$\$\text{display(format, arg1, arg2, ...);}
  - The same as \$write(), but newline is always added at the end of formatted string.
- smonitor(format, arg1, arg2, ...);
  - Display formatted string each time any of ar1, arg2, .. changes.
- swrite(format, arg1, arg2, ...);
  - Display formatted string in standard output when it is encountered→ similar to printf() of C.

Copyright © 2014 by Ando Ki

Introduction to Verilog-HDL module (13)

## Simulation control tasks

- The \$finish system task simply makes the simulator exit and pass control back to the host operating system.
- The \$stop system task causes simulation to be suspended.
  - → Thus, it can be resumed through HDL simulator dependent command.

## \$finish [(n)];

## Parameter value:

- ·O: print nothing
- ·1: print simulation time and location
- •2: print simulation time, location, and statistics about the memory and CPU time used in simulation

## \$stop[(n)];

Diagnostic message will be printed when the optional argument is given. Larger argument (0, 1, 2) will print more.

Copyright © 2014 by Ando Ki

Introduction to Verilog-HDL module (14)

## Displaying information (1/3)

- - \$display automatically adds a newline, while \$write does not.
    - The \$display task, when invoked without arguments, simply prints a newline character. A \$write task supplied without parameters prints nothing at all.
  - \$monitor automatically displays its argument whenever any value of its argument changes.
    - Exception of the \$time.

- The <u>special character \ indicates that the character to follow is a literal or non-printable character.</u>
- The special character % indicates that the next character should be interpreted as a format specification that establishes the display format for a subsequent expression argument.
  - → %% will print %.

display\_tasks ::= display\_task\_name ( list\_of\_arguments ); display\_task\_name ::= \$display | \$write | \$monitor list\_of\_arguments ::= format [| format, variable\_or\_expressions ]

Copyright © 2014 by Ando Ki

Introduction to Verilog-HDL module (15)



# Displaying information (3/3)

Table 66—Escape sequences for printing special characters

| Argument | Description                                  |  |  |
|----------|----------------------------------------------|--|--|
| \n       | The newline character                        |  |  |
| \t       | The tab character                            |  |  |
| //       | The \ character                              |  |  |
| \"       | The " character                              |  |  |
| \ddd     | A character specified by 1 to 3 octal digits |  |  |
| %%       | The % character                              |  |  |

'%x' is also possible.

#### Table 67—Escape sequences for format specifications

|   | Argument                                                                |                                                                                                                                             | Description                         |  |
|---|-------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|--|
|   | %h or %H                                                                |                                                                                                                                             | Display in hexadecimal format       |  |
|   | %d or %D                                                                |                                                                                                                                             | Display in decimal format           |  |
| / | %0 or %O                                                                |                                                                                                                                             | Display in octal format             |  |
|   | %b or %B                                                                |                                                                                                                                             | Display in binary format            |  |
|   | %c or %C %l or %L %v or %V %m or %M %s or %S %t or %T %u or %U %z or %Z |                                                                                                                                             | Display in ASCII character format   |  |
|   |                                                                         |                                                                                                                                             | Display library binding information |  |
|   |                                                                         |                                                                                                                                             | Display net signal strength         |  |
| ĺ |                                                                         |                                                                                                                                             | Display hierarchical name           |  |
|   |                                                                         |                                                                                                                                             | Display as a string                 |  |
|   |                                                                         |                                                                                                                                             | Display in current time format      |  |
|   |                                                                         |                                                                                                                                             | Unformatted 2 value data            |  |
|   |                                                                         |                                                                                                                                             | Unformatted 4 value data            |  |
|   | %e or %E Display 'real' in an exponential format                        |                                                                                                                                             |                                     |  |
|   | %f or %F                                                                | Display 'real' in a decimal format  Display 'real' in exponential or decimal format, whichever format results in the shorter printed output |                                     |  |
|   | %g or %G                                                                |                                                                                                                                             |                                     |  |

Copyright © 2014 by Ando Ki

Introduction to Verilog-HDL module (17)

# Simulation time system tasks

#### \$time

- → Returns an integer that is a 64-bit time.
- → Fractional part will be round.

## \$stime

 Returns an unsigned integer that is a <u>32-</u> bit time.

## srealtime

→ Returns a real number time.

## 'codes/verilog/task\_function/time'

```
`timescale 1 ns / 1 ps
module top;
initial begin
 #10; timex; #20.1; timex; #0.01; timex;
 end
 task timex;
 begin $display("time: %d", $time); $display("stime: %d", $stime); $display("realtime: %f", $realtime);
end endtask
endmodule
# vsim -do {run -all; quit} -c work_mti.top
# Loading work_mti.top
# run -all; quit
# time:
# stime:
                   10
# realtime: 10.000000
# time:
# stime:
                    30
# realtime: 30.100000
# time:
# stime:
                    30
# realtime: 30.110000
```

Copyright © 2014 by Ando Ki

Introduction to Verilog-HDL module (18)

## Random number generator

The system function \$random provides a mechanism for generating random numbers. It returns a new 32-bit random number each time it is called. The number is a signed integer, so that it can be positive or negative.

Where b is greater than 0, the expression below gives a number in the following range. [(-b+1)-(b-1)].

\$random % b;

// random number: -59 ~ 59

reg [23:0] var\_reg; var\_reg = \$random % 60;

// random number: 00, 01, 10, 11

reg [1:0] var\_reg; var\_reg = \$random & 2'h3;

// random number of 8-bits.

reg [7:0] var\_reg; var\_reg = \$random & 8'hFF;

Copyright © 2014 by Ando Ki

Introduction to Verilog-HDL module (19)

# Loading memory data from a file (1/2)

- Two system tasks (\$readmemb and \$readmemh) read and load data from a specified text file into a specified memory.
- It can be called at any time during simulation.
- The text file shall contain only the following:
  - White space (space, new line, tab, formfeed)
  - → Comments (// or /\* \*/)
  - Binary for \$readmemb and hexadecimal for \$readmemh
  - Upper and lower cases are allowed.
  - → X, x, Z, z, and \_ can be used.
  - Do not use the base format, such as 4'h, 8'b, and so on.
  - Address can be specified by a hexadecimal number following @.
    - @hh...h

Load\_memory\_tasks ::= \$readmemb("file\_name", mem\_name [, start\_addr [, finish\_addr]]); |\$readmemh("file\_name", mem\_name [, start\_addr [, finish\_addr]]);

Copyright © 2014 by Ando Ki

Introduction to Verilog-HDL module (20)

# Loading memory data from a file (2/2)

```
reg [7:0] mem[1:128];
.....
initial $readmemh("mem.dat", mem); // case A
initial $readmemh("mem.dat", mem, 16); // case B
initial $readmemh("mem.dat", mem, 128, 1); // case C

Case A:

Load up the memory at simulation time 0
starting at the memory address 1.

Case B:

Load up the memory at simulation time 0
starting at the memory address 16.

Case C:

Load up the memory at simulation time 0
starting at the memory address 128 down
to 1.
```

Introduction to Verilog-HDL module (21)

Loading memory example

module rom (cs, addr, as, oe, data);
parameter WIDTH\_ADDR=3;
input cs;
input [WIDTH\_ADDR-1:0] addr;
input as;

O2
O3
O4

input oe; output [7:0] data; //-----wire [7:0] data; reg [7:0] cont;

///
parameter MEMORY\_DEPTH=(1<<WIDTH\_ADDR);
reg [7:0] memory[0:MEMORY\_DEPTH-1];
//-------

... ...
initial begin
\$readmemh("memory\_data.txt", memory);
end
endmodule

address

2

5

Copyright © 2014 by Ando Ki

Copyright © 2014 by Ando Ki

Introduction to Verilog-HDL module (22)





Introduction to Verilog-HDL module (24)

Copyright © 2014 by Ando Ki

# VCD handling system tasks (2/2)

- Stopping and resuming the dump
  - \$dumpon
  - → \$dumpoff
- Limiting the size of dump file
  - \$dumplimit(file\_size\_in\_byte);
  - The 'file\_size\_in\_byte' specifies the maximum size of the VCD file in bytes.
  - If VCD file reaches the number of bytes, the dumping stops.

```
initial $dumpfile("wave.vcd");
initial $dumplimit(1000000);

initial $dumpvars(1, UmodA, UmodB.x);

initial $dumpvars(0, UmodC);

initial begin
  #10 $dumpvars(1, UmodA.y);
  #100 $dumpoff;
  #200 $dumpon;
  #300 $dumpoff;
end
```

Copyright © 2014 by Ando Ki

Introduction to Verilog-HDL module (25)

# Compiler directives

- \*define
- undef
- :include
- Tifdef, `elsif, `else, and `endif
- \* ifndef, 'elsif, 'else, and 'endif
- timescale :

Copyright © 2014 by Ando Ki

Introduction to Verilog-HDL module (26)

## 'define and 'undef

## 'define

- The directive `define creates a macro for text substitution.
- Once a text macro name is defined, it can be used anywhere in a source description.
- Redefinition of a text macro is allowed and the latest definition of a particular macro read by the compiler prevails when the macro name is encountered in the source text.

## undef

The directive `undef is used to undefine a previously defined text macro.

Use back-quotation, not single quotation mark

`undef SEL\_A `undef SEL\_B `undef FILE\_X

`define SEL\_A
`define SEL\_B
`define FILE\_X

4′b0000 4′b0001 "my\_file.txt"

Copyright © 2014 by Ando Ki

Introduction to Verilog-HDL module (27)

## `include

#### :include

- The `include compiler directive allows one to include the contents of a source file in another file during compilation.
- ◆ The file name in the `include directive can be a full or relative path name.
- A file included in the source using the include compiler directive may contain other include compiler directives.
- The `include construct cannot be used recursively.

Use back-quotation, not single quotation mark

`include "my\_file.v"

Copyright © 2014 by Ando Ki

Introduction to Verilog-HDL module (28)

## `ifdef, `ifndef, `else, `elsif and `endif

endif

- ifdef `elsif `else `endif
  - The `ifdef compiler directive checks for the definition of a macro.
  - If the macro is defined, then the line following the `ifdef directive are included.
  - If the macro is not defined and an `else directive exists, then the source is compiled.
- ifndef `elsif `else `endif
  - The `ifndef compiler directive checks for the definition of a macro.
  - If the macro is not defined, then the line following the `ifndef directive are included.
  - If the macro is defined and an `else directive exists, then the source is compiled.

Copyright © 2014 by Ando Ki

Introduction to Verilog-HDL module (29)

## `timescale

- It specifies the time unit and time precision of the modules.
  - It specifies the unit of measurement for time and delay values.
  - It specifies the degree of accuracy for delays.
    - Any time calculations would be internally rounded to the nearest the time precision.
- Its effect spans to all modules that follow this directive until another `timescale directive is read.

timescale\_compiler\_directive ::=
 `timescale time\_unit / time\_precision

Use back-quotation mark.

`timescale 1 ns / 1 ps module xx (yy, zz);

endmodule

| Char.<br>string | unit                     | remarks |
|-----------------|--------------------------|---------|
| s               | Second                   | -       |
| ms              | 10 <sup>-3</sup> second  | Milli   |
| us              | 10 <sup>-6</sup> second  | Micro   |
| ns              | 10 <sup>-9</sup> second  | Nano    |
| ps              | 10 <sup>-12</sup> second | Pico    |
| fs              | 10 <sup>-15</sup> second | Femto   |

Copyright © 2014 by Ando Ki

Introduction to Verilog-HDL module (30)

#### Timescale examples timescale 1 ns / 1 ps timescale 1 ns / 1 ns module top; module top; Note the resolution initial begin #10; timex; #20.1; timex; #0.01; timex; initial begin #10; timex; #20.1; timex; #0.01; timex; end end task timex; task timex; begin begin \$display("time: %d", \$time); \$display("stime: %d", \$stime); \$display("realtime: %f", \$realtime); \$\frac{1}{3}\text{display("time: %d", \$time);} \\ \$\frac{1}{3}\text{display("stime: %d", \$time);} \\ \$\frac{1}{3}\text{display("realtime: %f", \$realtime);} \\ \$\frac{1}{3}\text{display("realtime: %f", \$realtime);} \\ \$\frac{1}{3}\text{display("time: %f", \$realtime);} \\ \$\frac{1}\text{display("time: %f", \$realtime);} \\ \$\frac{1}{3}\text{display("time: %f", \$realtime);} end end endtask endtask endmodule endmodule # vsim -do {run -all; quit} -c work\_mti.top # vsim -do {run -all; quit} -c work\_mti.top # Loading work\_mti.top # Loading work\_mti.top # run -all; quit # run -all; quit # time: # time: # stime: 10 # stime: 10 # realtime: 10.000000 # realtime: 10.000000 Note the result # time: 30 # time: 30 # stime: # stime: # realtime: 30.100000 # realtime: 30.000000 # time: 30 # time: 30 30 # stime: # stime: # realtime: 30.000000 # realtime: 30.110000 Copyright © 2014 by Ando Ki Introduction to Verilog-HDL module (31)

# Reading IEEE Std. 1364-2001, IEEE Standard Verilog Hardware Description Language. (Chapter 9. Behavioral Modeling; Chapter 17. System Tasks and Functions; Chapter 18. Value Change Dump File)

Introduction to Verilog-HDL module (32)

Copyright © 2014 by Ando Ki